Claims
- 1. An integrated circuit containing a selectively deposited silicon oxide insulator spacer layer between a pair of multi-layer patterned metal stacks comprising:a semiconductor substrate having a silicon oxide insulator substrate layer formed thereon, the silicon oxide insulator substrate layer being formed through a Plasma Enhanced Chemical Vapor Deposition (PECVD) process; a pair of multi-layer patterned metal stacks formed upon the silicon oxide insulator substrate layer, the pair of multi-layer patterned metal stacks comprising a pair of top barrier metal layers formed from titanium nitride and a pair of lower-lying conductor metal layers formed from an aluminum containing alloy; and a silicon oxide insulator spacer layer formed selectively upon the portions of the silicon oxide insulator substrate layer exposed through the pair of multi-layer patterned metal stacks and upon the edges of the pair of lower-lying conductor metal layers exposed through the pair of multi-layer patterned metal stacks, the silicon oxide insulator spacer layer being formed through an ozone assisted Chemical Vapor Deposition (CVD) process, the silicon oxide insulator spacer layer being formed for a deposition time not exceeding an incubation time for forming the silicon oxide insulator spacer layer upon the pair of top barrier metal layers formed from titanium nitride.
- 2. The integrated circuit of claim 1 wherein the silicon oxide insulator substrate layer is formed through a Plasma Enhanced Chemical Vapor Deposition process which employs a silicon source material chosen from the group of silicon source materials consisting of silane and Tetra Ethyl Ortho Silicate (TEOS).
- 3. The integrated circuit of claim 1 wherein each of the top barrier metal layers within the pair of top barrier metal layers is about 1000 to about 1400 angstroms thick.
- 4. The integrated circuit of claim 1 wherein each of the top barrier metal layers within the pair of top barrier metal layers is formed through a Physical Vapor Deposition (PVD) sputtering method.
- 5. The integrated circuit of claim 1 wherein each of the lower-lying conductor metal layers within the pair of lower-lying conductor metal layers is about 4000 to about 6000 angstroms thick.
- 6. The integrated circuit of claim 1 wherein each of the lower-lying conductor metal layers within the pair of lower-lying conductor metal layers contains about 0.5 to about 1.0% copper.
- 7. The integrated circuit of claim 1 wherein ozone assisted Chemical Vapor Deposition (CVD) process employs Tetra Ethyl Ortho Silicate (TEOS) as the silicon source material.
- 8. The integrated circuit of claim 7 wherein the Tetra Ethyl Ortho Silicate is employed within the ozone assisted Chemical Vapor Deposition (CVD) process at an ozone:TEOS ratio of about 12:1 to about 20:1.
- 9. The integrated circuit of claim 1 wherein the deposition time is equal to the incubation time, and the incubation time is from about 50 to about 55 seconds.
- 10. The integrated circuit of claim 9 wherein the thickness of the silicon oxide insulator spacer layer is about 1300 to about 1500 angstroms over the surface of the silicon oxide insulator substrate layer and the thickness of the silicon oxide insulator spacer layer is about 1200 to about 1300 angstroms adjoining the edges of the lower-lying conductor metal layer.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional application of Ser. No. 08/518,706, filed on Aug. 24, 1995 U.S. Pat. No. 5,518,959.
US Referenced Citations (14)
Non-Patent Literature Citations (1)
Entry |
E.J. Korczyski et al, “Improved Sub-Micron Inter-Metal Dielectric Gap-Filling TEOS/Ozone APCVD”, Microelectronics Tech, Jan., 1992 pp. 22-27. |