Claims
- 1. An electro-static discharge protection circuit adapted for use in an integrated circuit comprising:
- a first protective field effect transistor connected between a pad of said integrated circuit and a potential of said integrated circuit and having a gate, said first transistor responsive to a voltage applied to said gate to control a current through said first transistor; and
- a voltage regulator connected between said gate of said first protective transistor and said potential of said IC, said diode voltage regulator operative to apply said voltage to said gate such that a desired amount of current flows through said first transistor when an electro-static discharge is applied to said pad.
- 2. The circuit of claim 1 wherein said diode voltage regulator includes at least one p-n junction diode connected between said gate and said potential.
- 3. The circuit of claim 1 wherein said voltage regulator supplies a voltage to said gate of said first transistor in the range between about 1.0 and 2.5 volts dc.
- 4. The method of claim 1, wherein said first voltage regulator comprises:
- a first diode having an anode connected to said gate of said first transistor, and a cathode;
- a second diode having an anode connected to said cathode of said first diode, and a cathode; and
- a third diode having an anode connected to said cathode of said second and a cathode connected to said ground potential of said integrated circuit.
- 5. The method of claim 4 further comprising:
- connecting an additional diode, having an anode and a cathode, in series between said first and second diodes such that said anode of said additional diode is electrically connected between said cathode of said first diode and said anode of the second diode.
- 6. A method for performing electrostatic discharge protection in an integrated circuit, comprising:
- connecting a first protective field effect transistor between a pad of the integrated circuit and a potential of said integrated circuit, said first transistor being responsive to a voltage applied to said gate thereby controlling a current through said first transistor;
- connecting a voltage regulator between said gate of said first protective transistor and said potential of said integrated circuit, said voltage regulator having the ability to apply said voltage to said gate such that a predetermined amount of current flows through said first transistor when an electrostatic discharge is applied to said pad;
- wherein said potential is a ground potential and said first protective transistor is an NMOS field effect transistor having a drain electrically connected to said ground potential.
- 7. The method of claim 6 wherein said first protective transistor is a spare transistor within the integrated circuit and is unused during normal integrated circuit operation.
- 8. The method of claim 7 wherein said resistor is an N-well resistor.
- 9. An electrostatic discharge circuit adapted for use in an integrated circuit, comprising:
- a first protective field effect transistor connected between a pad of said integrated circuit and a potential of said integrated circuit and having a gate, said first transistor responsive to a voltage applied to said gate to control a current through said first transistor;
- a voltage regulator connected between said gate of said first protective transistor and said potential of said integrated circuit, said voltage regulator operative to apply said voltage to said gate such that a predetermined amount of current flows through said first transistor when an electrostatic discharge is applied to said pad; and
- a second protective field effect transistor having a gate electrically connected to said pad and said drain of said first protective transistor, a drain connected to said gate of said first transistor, and a source connected to said ground potential of said integrated circuit.
- 10. The circuit of claim 9, wherein said potential is a ground potential and said first protective transistor is an NMOS field effect transistor having a drain electronically connected to said pad, and a source connected to said ground potential.
- 11. The circuit of claim 9, wherein said second protective field effect transistor is a thick field oxide field effect transistor.
Parent Case Info
This application is a continuation application of U.S. patent application Ser. No. 08/180,741, filed Jan. 12, 1994, now U.S. Pat. No. 5,594,611
US Referenced Citations (17)
Non-Patent Literature Citations (1)
Entry |
Charvaka Duvvury and Carlos Diaz, "Dynamic Gate Coupling of NMOS for Efficient Output ESD Protection," IEEE Proceedings of the IRP, Sanvary, 1992, pp. 141-150. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
180741 |
Jan 1994 |
|