Claims
- 1. In the process of fabricating a lateral transistor in a monolithic semiconductor integrated circuit that ordinarily includes vertically arrayed NPN transistors including the steps of:
- depositing a first P type dopant material where NPN transistor bases are desired and simultaneously depositing said material in those regions where lateral transistor emitters and collector are desired; and
- diffusing said first P type dopant into said semiconductor to establish associated regions of P type semiconductor material;
- the improvement comprising:
- in said depositing step, depositing a second P type dopant material into those regions where lateral transistor collectors are to be created, said second P type dopant being selected to have a higher diffusivity in said silicon during said diffusing step than said first P type dopant whereby after said diffusing step said lateral transistor collectors extend further into said semiconductor than said emitters.
- 2. The improvement in claim 1 wherein the amount of said second P type dopant is selected so that after said diffusing step said second P type dopant exists in excess of, and to about the samd excess concentration in said silicon as, the doping in said substrate.
- 3. The improvement of claim 2 wherein said first P type dopant is boron and said second P type dopant is aluminium.
- 4. The improvement of claim 3 wherein said aluminium is ion implanted.
- 5. The improvement of claim 4 wherein said boron is applied in the conventional deposit step in an oxide masked diffusion followed by the steps of forming an ion implant resist over the silicon except where lateral transistor collectors are desired, ion implanting aluminium into said silicon, and removing said resist.
Parent Case Info
This is a continuation of co-pending application Ser. No. 564,778, filed on Dec. 27, 1983, abandoned, which is a continuation of application Ser. No. 257,290, filed on Apr. 24, 1981, abandoned.
US Referenced Citations (19)
Foreign Referenced Citations (4)
Number |
Date |
Country |
55-53456 |
Jul 1980 |
JPX |
0206174 |
Dec 1983 |
JPX |
1054360 |
Jan 1967 |
GBX |
1199399 |
Jul 1970 |
GBX |
Non-Patent Literature Citations (1)
Entry |
M. D. Cowan et al., "Compatible Lateral PNP and Doubled-Diffused NPN Devices", IBM Technical Disclosure Bulletin, vol. 13 (1970) pp. 939-940. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
564778 |
Dec 1983 |
|
Parent |
257290 |
Apr 1981 |
|