Claims
- 1. A circuit comprising:
- a) an input;
- b) an output;
- c) a transistor having a first, a second, and a third terminal, said first terminal being coupled to said output, said second terminal being coupled to said input, and said third terminal being coupled to a first bias voltage; and
- d) a doped, vertical noncrystalline silicon resistor having a first and a second terminal, said first terminal being connected to said first terminal of said transistor with a first metal alloy interposed therebetween, and said second terminal being connected to a second bias voltage connection with another metal alloy interposed therebetween.
- 2. The circuit of claim 1, wherein said transistor is an NMOS transistor.
- 3. The circuit of claim 1, wherein said transistor is an NPN transistor.
- 4. A semiconductor memory cell comprising:
- a) a first transistor having a first, a second, and a third terminal;
- b) a second transistor having a first, a second, and a third terminal, said first terminal of said second transistor being coupled to said second terminal of said first transistor, said second terminal of said second transistor being coupled to said first terminal of said first transistor, and said third terminal of said second transistor being coupled to said third terminal of said first transistor;
- c) a first doped, vertical noncrystalline semiconductor resistor having a first and a second terminal, said first terminal being coupled to said first terminal of said first transistor with a first metal alloy interposed therebetween; and
- d) a second vertical noncrystalline semiconductor resistor having a first and a second terminal, said first terminal being coupled to said first terminal of said second transistor with another metal alloy interposed therebetween, and said second terminal being coupled to said second terminal of said first noncrystalline semiconductor resistor.
- 5. The memory cell of claim 4, wherein said first and second transistors are PMOS transistors.
- 6. The memory cell of claim 4, wherein said first and second transistors are PNP transistors.
- 7. The memory cell of claim 4, wherein said first and second vertical noncrystalline silicon resistors are doped vertical noncrystalline silicon resistors.
- 8. A semiconductor memory cell comprising:
- a first transistor having a first, a second, and a third terminal;
- a second transistor having a first, a second, and a third terminal, said first terminal of said second transistor being coupled to said second terminal of said first transistor, said second terminal of said second transistor being coupled to said first terminal of said first transistor, and said third terminal of said second transistor being coupled to said third terminal of said first transistor;
- a first doped, vertical noncrystalline silicon resistor having a first and a second terminal, said first terminal being coupled to said first terminal of said first transistor with a first metal alloy interposed therebetween; and
- a second doped vertical noncrystalline silicon resistor having a first and a second terminal, said first terminal being coupled to said first terminal of said second transistor with another metal alloy interposed therebetween, and said second terminal being coupled to said second terminal of said first noncrystalline semiconductor resistor.
Parent Case Info
This application is a Continuation of application Ser. No. 08/182,951, filed Jan. 18, 1994, now abandoned which is a continuation of Ser. No. 07/861,211, filed on Mar. 30, 1992, now abandoned.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4755480 |
Yau et al. |
Jul 1988 |
|
4914055 |
Gordon et al. |
Apr 1990 |
|
5047826 |
Keller et al. |
Sep 1991 |
|
5070383 |
Sinar et al. |
Dec 1991 |
|
Foreign Referenced Citations (3)
Number |
Date |
Country |
61-276357 |
Dec 1986 |
JPX |
62-241372 |
Oct 1987 |
JPX |
1-265558 |
Oct 1989 |
JPX |
Non-Patent Literature Citations (3)
Entry |
"Polysilicon Vertical Resistors", S. A. Abbas, IBM Technical Disclosure Bulletin, vol. 23, No. 5, Oct., 1980. |
"A Novel Ion-Implanted Amorphous Silicon Programmable Element" Shacham-Diamond et al., International Electron Devices Meeting, 1987, pp. 194-197. |
"The Electrical Properties of Ion-Implanted Amorphous Silicon Programmable Element . . . " Shacham-Diamond et al., IEEE Trans./Electron Devices, V. 37, No. 1, Jan. 1990, pp. 159-167. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
182951 |
Jan 1994 |
|
Parent |
861211 |
Mar 1992 |
|