Claims
- 1. A secure integrated circuit (IC), comprising:
- a semiconductor substrate,
- at least two logic circuits of different types formed in said substrate with layouts which make said two logic circuits look alike to a reverse engineer, each logic circuit having doped IC elements, and
- an interconnect for at least one of said elements, said interconnect comprising a dopant implant in said substrate of like conductivity to said element, and providing an electrical signal path to interconnect said element with another portion of the IC, said dopant implant being substantially not discernible by reverse engineering techniques.
- 2. The IC of claim 1, said IC including at least two IC elements with doped regions of like conductivity, said interconnect providing an electrical connection between said regions.
- 3. The IC of claim 1, said at least one of said elements and said interconnect having similar dopant concentrations.
- 4. The IC of claim 3, wherein the doping of said at least one of said elements is integral with the doping of said interconnect.
- 5. The IC of claim 1, further comprising a metallization above said substrate masking said interconnect from external observation.
- 6. The IC of claim 1, said IC including an additional interconnect for another one of said elements, said additional interconnect having a dopant implant in said substrate of like conductivity to said another one of said elements, an insulator and a conductive region on said substrate between said interconnect and additional interconnect, and a conductive microbridge spanning said insulator and said conductive region and connecting said interconnect and said additional interconnect.
- 7. A secure integrated circuit (IC) logic circuit, comprising:
- a semiconductor substrate, and
- a logic gate formed in said substrate with doped regions of like conductivity, and a doped interconnect in said substrate of like conductivity to said doped regions and electrically interconnecting said regions, said doped interconnect being substantially not discernible by reverse engineering techniques, said logic gate having a layout which makes it look like another kind of logic gate.
- 8. The IC logic circuit of claim 7, said doped regions and interconnect having similar dopant concentrations.
- 9. The IC logic circuit of claim 8, wherein the doping of said doped regions are integral with the doping of said interconnect.
- 10. The IC logic circuit of claim 7, said logic gate having p and n doped regions, with a p doped interconnect interconnecting p doped regions, an n doped interconnect interconnecting n doped regions, and a metallization connector interconnecting p and n doped regions.
- 11. The IC logic circuit of claim 10, said logic gate comprising a complementary metal oxide semiconductor (CMOS) gate.
- 12. The IC logic circuit of claim 11, said logic gate comprising a NAND gate with a pair of n-channel metal oxide semiconductor field effect transistors (MOSFETs) connected in series by an n doped interconnect between a first voltage reference and an output, a pair of p-channel MOSFETs connected in parallel by p doped interconnects between a second voltage reference and said output, metallized connectors for said first and second voltage references, and a metallized output connector.
- 13. The IC logic circuit of claim 11, said logic gate comprising a NOR gate with a pair of p-channel metal oxide semiconductor field effect transistors (MOSFETs) connected in series by a p doped interconnect between a first voltage reference and an output, a pair of n-channel MOSFETs connected in parallel by n doped interconnects between a second voltage reference and said output, metallized connectors for said first and second voltage references, and a metallized output connector.
- 14. The IC logic circuit of claim 7, further comprising a metallization above said substrate masking said interconnect from external observation.
- 15. The IC logic circuit of claim 7, said logic gate including a pair of said doped interconnects of like conductivity, a strip of polycrystalline material on said substrate between said doped interconnects, and a metallic microbridge spanning said strip of polycrystalline material and connecting said doped interconnects.
- 16. The circuit of claim 1, wherein said doped IC elements of each said logic circuit include source and drain regions, and
- said doped implant interconnect between each said source and drain regions being established simultaneously with said source and drain regions so as to have substantially the same dopant concentrations as said source and drain regions and being integral therewith.
Parent Case Info
This is a continuation of application Ser. No. 07/923,411 filed Jul. 31, 1992, now abandoned.
US Referenced Citations (42)
Foreign Referenced Citations (3)
| Number |
Date |
Country |
| 2486.717 |
Jan 1982 |
FRX |
| 58-190064 |
Nov 1983 |
JPX |
| 2-46762 |
Feb 1990 |
JPX |
Non-Patent Literature Citations (3)
| Entry |
| Patent Abstracts of Japan vol. 016, No. 197 (p-1350) May 12, 1992 & JP-A-40 28 092 (Toshiba Corp), abstract. |
| Lee, "Engineering a Device for Electron-beam Probing", IEEE Design and Test of Computers, 1989, pp. 36-49. |
| Frederiksen, Intuitive CMOS Electronics, McGraw-Hill Publishing Co., 1989, pp. 134-145. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
923411 |
Jul 1992 |
|