Claims
- 1. In an analog storage apparatus having a row of EEPROM cells, an improvement comprising:
- providing a reference EEPROM cell having first and second transistors connected in series, with a gate of the first transistor connected to a clear input line and a gate of the second transistor connected to a select input line;
- providing a comparator having first and second inputs with the first input connected to a source of the second transistor and a second input connected to a reference voltage line and with an output of the comparator connected to the gate of the first transistor; and
- wherein the gate of the first transistor is connected to gates of first transistors of each of the row of EEPROM cells.
- 2. In an analog storage device having a row of storage cells, an improvement comprising:
- providing a pair of cells including a first cell and a second cell for storing one of a plurality of analog values, with the first cell being a reference cell and with the second cell being a storage cell, and with a clear gate of a transistor of the reference cell being selectively controlled to compensate for variations in the environment of the storage cell.
- 3. The improvement of claim 2, wherein the clear gate is controlled to compensate for temperature variations.
- 4. The improvement of claim 2, wherein the pair of cells comprises of a pair of EEPROM cells.
- 5. The improvement of claim 2, wherein the first cell comprises of an EEPROM cell.
- 6. The improvement of claim 2, wherein the second cell comprises of an EEPROM cell.
- 7. In an analog storage device having rows and columns of storage cells, each row having a row select transistor, an improvement comprising:
- providing an additional row select transistor to a group of column cells for isolation of a first plurality of storage cells from a second plurality of storage cells within the group of column cells, whereby a total capacitance on a read-while-writing line connected to said cells is decreased.
- 8. In an analog storage apparatus having a row of non-volatile cells, an improvement comprising:
- providing a reference cell having first and second transistors connected in series, with a gate of the first transistor connected to a clear input line and a gate of the second transistor connected to a select input line;
- providing a comparator having first and second inputs with the first input connected to a source of the second transistor and a second input connected to a reference voltage line and with an output of the comparator connected to the gate of the first transistor; and
- wherein the gate of the first transistor is connected to gates of first transistors of each of the row of non-volatile cells.
Parent Case Info
This is a divisional application of application Ser. No. 08/306,266, filed Sep. 14, 1994, now U.S. Pat. No. 5,629,890.
US Referenced Citations (17)
Foreign Referenced Citations (1)
Number |
Date |
Country |
57-176598 |
Oct 1982 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
306266 |
Sep 1994 |
|