Claims
- 1. An integrated-circuit (IC) chip comprising circuitry including elements such as transistors, capacitors or resistors, said circuitry being connected by a lead to an external terminal point of said IC chip, said IC chip further being formed with a clamp device to reduce damage to at least one of said elements of said circuitry from electrostatic discharge (ESD) striking said terminal point, said clamp device being formed during the formation of said circuit elements of the chip and including:
- a cell comprising semiconductive material having contiguous upper and lower segments;
- said upper and lower cell segments having top and bottom surfaces respectively and having side surfaces extending around said cell;
- electrical isolation means surrounding said cell at said top, bottom and side surfaces thereof;
- a vertical bipolar transistor formed in said cell and comprising:
- a first region of semiconductor material in said upper cell segment formed with dopant of one type and having an upper surface in contact with the electrical isolation means at said top surface;
- said first region serving at least as part of a collector for said vertical bipolar transistor;
- a second region of semiconductive material in said upper cell segment having dopant of type opposite said one type and located adjacent said top surface to serve as the base of said bipolar transistor with an upper surface of said second region in contact with the electrical isolation means at said top surface;
- said second region being spaced from said side surfaces of said cell with said first region positioned between said second region and said side surfaces in at least certain sectors thereof;
- base contact means comprising semiconductor material of said upper segment located interiorly of said base region, said base contact means being formed with dopant of said opposite type to establish a contact for making electrical connection to said base;
- an emitter in said base region with dopant of said one type and formed to enclose said base contact means in a plane parallel to said top surface;
- said emitter being spaced from said base contact means such that part of said base region is between said base contact means and said emitter;
- means conductively connecting said base contact means and said emitter;
- means to establish a contact for said region functioning as a collector;
- means connecting one of said contacts to a low-impedance bus; and
- means connecting the other of said contacts to said lead between said terminal point and said IC circuitry so as to shunt electrostatic energy received from said terminal point thereby to prevent damage to said IC circuitry.
- 2. An IC chip as claimed in claim 1, wherein said first region comprises a plug of semiconductive material extending at least part way around said cell adjacent said top surface and said side surfaces.
- 3. An IC chip as claimed in claim 1, wherein said base is disc-shaped in a plane parallel to said top surface;
- said emitter being annular in shape and concentric with said disc-shaped base.
- 4. An integrated-circuit (IC) chip comprising circuitry including elements such as transistors, capacitors or resistors, said circuitry being connected by a lead to an external terminal point of said IC chip, said IC chip further being formed with a clamp device to reduce damage to at least one of said elements of said circuitry from electrostatic discharge (ESD) striking said terminal point, said clamp device being formed during the formation of said circuit elements of the chip and including:
- a cell comprising semiconductive material having contiguous upper and lower segments;
- said upper and lower cell segments having top and bottom surfaces respectively and having side surfaces extending around said cell;
- electrical isolation means surrounding said cell at said top, bottom and side surfaces thereof;
- a vertical bipolar transistor formed in said cell and comprising:
- a first region of semiconductor material in said upper cell segment formed with dopant of one type and having an upper surface in contact with the electrical isolation means at said top surface;
- said first region serving at least as part of a collector for said vertical bipolar transistor;
- a second region of semiconductive material in said upper cell segment having dopant of type opposite said one type and located adjacent said top surface to serve as the base of said bipolar transistor with an upper surface of said second region in contact with the electrical isolation means at said top surface;
- said second region being spaced from said side surfaces of said cell with said first region positioned between said second region and said side surfaces in at least certain sectors thereof;
- base contact means comprising semiconductor material of said upper segment located interiorly of said base region, said base contact means being formed with dopant of said opposite type to establish a contact for making electrical connection to said base;
- an emitter in said base region with dopant of said one type and formed to enclose said base contact means in a plane parallel to said top surface;
- said emitter having a curvilinear ring-like configuration with at least portions being curved in enclosing said base contact means in said plane;
- means conductively connecting said first base contact means and said emitter;
- means to establish a contact for said region functioning as a collector;
- means connecting one of said contacts to a low-impedance bus; and
- means connecting the other of said contacts to said lead between said terminal point and said IC circuitry so as to shunt electrostatic energy received from said terminal point thereby to prevent damage to said IC circuitry.
- 5. An IC chip as claimed in claim 2, wherein said cell is circular in any cross-section plane parallel to said top surface;
- said base being circular with said base contact means at the center thereof;
- said emitter being annular-shaped and concentric with said base.
Parent Case Info
This application is a divisional application of application Ser. No. 08,166,636 as originally filed on Dec. 14, 1993 U.S. Pat. No. 5,446,302.
US Referenced Citations (3)
Divisions (1)
|
Number |
Date |
Country |
Parent |
166636 |
Dec 1993 |
|