Claims
- 1. An integrated circuit, comprising:
- an extended region of P-type monocrystalline semiconductor material;
- a plurality of N-well regions within said extended region, and a plurality of P-channel field-effect transistors formed in ones of said N-well regions;
- a plurality of N-channel field-effect transistors formed in portions of said extended region;
- a power terminal, for connection to a positive external power supply voltage, said power terminal being operatively connected to ones of said N-well regions;
- a battery terminal, for connection to a positive backup power supply voltage, said battery terminal being connected to ones of said N-well regions through a structure which includes:
- a first region which is P-type and which is connected to said battery terminal;
- a second region which is N-type and which is surrounded by said first region, said first and second regions defining a first junction therebetween;
- a third region which is N-type and which surrounds said first region, said first and third regions defining a second junction therebetween, said second junction surrounding said first junction;
- said first and third regions being ohmically connected to each other;
- whereby minority carriers which are injected in the vicinity of said first junction will be collected at said second junction.
- 2. The integrated circuit of claim 1, wherein said first region includes a shallow heavily doped P-type diffusion, at the surface thereof, which runs substantially parallel to said first junction for the whole length of said first junction.
- 3. The integrated circuit of claim 1, wherein said third region includes a shallow heavily doped N-type diffusion, at the surface thereof, which runs substantially parallel to said first junction for the whole length of said first junction.
- 4. The integrated circuit of claim 1, wherein said third region includes a shallow heavily doped N-type diffusion, at the surface thereof, which runs substantially parallel to said second junction for the whole length of said second junction.
- 5. The integrated circuit of claim 1, wherein said second region is completely enclosed, except for a surface for ohmic contact, by said first region.
- 6. The integrated circuit of claim 1, wherein said integrated circuit is formed in an epitaxial semiconductor layer on a monocrystalline semiconductor body.
- 7. The integrated circuit of claim 1, wherein said N-channel transistors are formed within P-well regions which are more heavily doped than said extended region.
- 8. The integrated circuit of claim 1, wherein said N-channel transistors are formed within said extended region.
- 9. The integrated circuit of claim 1, wherein said first region is more heavily doped than said third region.
Parent Case Info
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of application Ser. No. 344,734, filed Apr. 28, 1989, now U.S. Pat. No. 4,980,746, which is a continuation-in-part of Ser. No. 187,804, filed Apr. 29, 1988, U.S. Pat. No. 4,862,310.
US Referenced Citations (5)
Foreign Referenced Citations (3)
Number |
Date |
Country |
61-110393 |
May 1986 |
JPX |
62-125659 |
Jun 1987 |
JPX |
63-190374 |
Aug 1988 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
344734 |
Apr 1989 |
|