Claims
- 1. A camouflaged circuit structure, comprising:
a semiconductor substrate; an implanted region in said substrate; a metal layer which is associated with said implanted region and which appears, in plan view, to be electrically coupled to said implanted region; and a dielectric layer disposed between said implanted region and said metal layer to thereby insulate said metal layer from said implanted region, the dielectric layer having dimensions such that when viewed in said plan view, said dielectric layer is at least partially hidden by a feature of the circuit structure.
- 2. The camouflaged circuit structure of claim 1 wherein the circuit feature which at least partially hides the dielectric layer is a metal plug associated with the metal layer.
- 3. The camouflaged circuit structure of claim 2 further including a silicide layer disposed over said implanted region, the metal layer being normally electrically coupled to said implanted region via said silicide layer and the metal plug associated with the metal layer, the dielectric layer blocking the electrical coupling.
- 4. The camouflaged circuit structure of claim 3 wherein the dielectric layer is disposed between the metal layer and said silicide layer.
- 5. The camouflaged circuit structure of claim 4 further including a polysilicon layer disposed between the dielectric layer and the metal plug.
- 6. The camouflaged circuit structure of claim 1 further including a polysilicon layer disposed between the dielectric layer and the metal layer.
- 7. The camouflaged circuit structure of claim 6 wherein the semiconductor substrate is comprised of silicon and wherein the dielectric layer is comprised of silicon dioxide.
- 8. The camouflaged circuit structure of claim 1 wherein the circuit structure appears to be a normally functioning field-effect transistor when viewed in plan view.
- 9. The camouflaged circuit structure of claim 1 wherein the circuit structure appears to be a normally functioning bipolar device when viewed in plan view.
- 10. A camouflaged circuit structure, comprising:
a semiconductor substrate; an active region in said substrate; a conductive layer which is associated with said active region and which appears, in plan view, to be arranged to influence conduction through said active region by an application of control voltages thereto; a control electrode which is associated with said conductive layer and which appears, in plan view, to be electrically connected to said conductive layer; and at least one dielectric layer disposed between said conductive layer and said control electrode for intentionally keeping said conductive layer from influencing conduction through said active region in response to an application of control voltages to said control electrode.
- 11. The camouflaged circuit structure of claim 10 wherein the at least one dielectric layer has dimensions such that when viewed in plan view, said dielectric layer is at least partially hidden by a feature of the circuit structure.
- 12. The camouflaged circuit structure of claim 10 wherein said active region is a gate region and at least one dielectric layer programs said gate region to an ‘off’ conduction state.
- 13. The camouflaged circuit structure of claim 12 further comprising a layer of polysilicon disposed between the at least one dielectric layer and the control electrode, wherein the at least one dielectric layer includes an oxide layer.
- 14. A method of deterring a reverse engineer comprising the steps of:
associating at least one conductive contact with an active area; and preventing electrical conduction between said at least one conductive contact and said active area by inserting an intervening insulating layer.
- 15. The method of claim 14 further comprising the step placing at least one polysilicon layer below said one conductive contact, wherein said intervening insulating layer is between said two polysilicon layers, and at least one polysilicon layer has a layer of silicide formed thereon.
- 16. The method of claim 14 wherein the intervening insulating layer is silicon dioxide.
- 17. A method of rendering a semiconductor contact non-functional comprising the steps of:
forming a conductive layer on a substrate; providing a metal layer; and inserting a means for blocking electrical contact between said metal layer and said conductive layer.
- 18. The method of claim 17 wherein said means for blocking electrical contact comprises providing an oxide layer and a polysilicon layer.
- 19. The method of claim 17 further comprising the step of hiding said means for blocking under said metal layer.
- 20. A pseudo-transistor comprising:
an active region disposed in a substrate: an insulating, non-electrically conductive layer disposed over at least a portion of said active region; a polysilicon layer disposed over at least a portion of said insulating non-electrically conductive layer disposed over at least a portion of said active region, the insulating, non-electrically conductive layer electrically isolating the polysilicon layer from the active region; and a metal layer in electrical communication with said polysilicon layer and electrically isolated from the active region, the insulating, non-electrically conductive layer, the polysilicon layer and the the metal layer each having dimensions such that when viewed in a plan view, the metal layer appears to be in electrical communication with the active region.
- 21. The pseudo-transistor of claim 20 wherein said metal layer includes a metal plug, said metal plug having a cross-section and said polysilicon layer having a cross-section, said metal plug cross-section and said polysilicon layer cross-section being essentially the same size.
- 22. The pseudo-transistor of claim 20 further comprising a first silicide layer disposed over said active region.
- 23. The pseudo-transistor of claim 22 further comprising a second silicide layer disposed over said polysilicon layer.
- 24. The pseudo-transistor of claim 20 wherein said insulating, non-electrically conductive layer comprises silicon dioxide, SiO2.
- 25. The pseudo-transistor of claim 20 wherein said insulating, non-electrically conductive layer comprises silicon nitride, Si3N4.
- 26. A non-operational semiconductor gate contact comprising:
a metal layer; a first polysilicon layer; a second polysilicon layer disposed at least between said metal layer and said first polysilicon layer; and an insulating, non-conductive layer disposed at least between said first polysilicon layer and said second polysilicon layer.
- 27. The non-operable semiconductor gate contact of claim 26 wherein said metal layer includes a metal plug, said metal plug having a cross-section and said second polysilicon layer having a cross-section, said metal plug cross-section and said second polysilicon layer cross-section being essentially the same size.
- 28. The non-operable semiconductor gate contact of claim 26 further comprising a first silicide layer disposed over at least a portion of said first polysilicon layer.
- 29. The non-operable semiconductor gate contact of claim 28 further comprising a second silicide layer disposed over said second polysilicon layer.
- 30. The non-operable semiconductor gate contact of claim 26 wherein said insulating, non-conductive layer comprises silicon dioxide, SiO2.
- 31. The non-operable semiconductor gate contact of claim 26 wherein said insulating, non-conductive layer comprises silicon nitride, Si3N4.
- 32. A method for manufacturing a pseudo-transistor comprising the steps of:
forming an active region in a substrate; defining a dielectric layer over at least a portion of said active region; and disposing a metal layer over said dielectric layer, wherein said dielectric layer prevents an electrical connection between said active region and said metal layer.
- 33. The method according to claim 32 wherein the step of disposing the metal layer includes the step of forming a metal plug which at least partially hides the dielectric layer.
- 34. The method according to claim 32 further comprising the step of forming a silicide layer over the active region, the step of forming the silicide layer occurring after the step of forming the active region and before the step of defining a dielectric layer.
- 35. The method according to claim 32 further comprising the step of forming a silicide layer over the dielectric layer, the step of forming the suicide layer occurring after the step of defining the dielectric layer and before the step of disposing the metal layer.
- 36. The method according to claim 32 further comprising the steps of:
forming a first silicide layer over the active region, the step of forming the first silicide layer occurring after the step of forming the active region and before the step of placing the metal layer; and forming a second silicide layer over the dielectric layer, the step of forming the second silicide layer occurring after the step of defining the dielectric layer and before the step of disposing the metal layer.
- 37. The method according to claim 32 further comprising the step of providing a polysilicon layer over the dielectric layer, the step of providing the polysilicon layer occurring after the step of defining the dielectric layer and before the step of disposing the metal layer.
- 38. The method according to claim 32 wherein the step of forming the active region in a substrate is further defined by implanting an active region in a silicon substrate, and the dielectric layer is comprised of silicon dioxide.
- 39. The method according to claim 32 wherein the dielectric layer is comprised of silicon nitride.
- 40. A method for confusing a reverse engineer comprising the steps of:
defining an active region in a substrate; associating a conductive layer with said active region; forming a dielectric layer over said conductive layer; and providing a control electrode associated with the active region, wherein said dielectric layer prevents said conductive layer from influencing conduction through said active region in response to an application of control voltages to said control electrode.
- 41. The method according to claim 40 further comprising the step of hiding at least a portion of the dielectric layer under the control electrode.
- 42. The method according to claim 40 further comprising the step of placing a layer of polysilicon over at least a portion of said dielectric layer, and wherein said dielectric layer is comprised of an oxide layer.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Patent Application 60/378,155 filed May 14, 2002, which application is incorporated herein by reference.
[0002] The present invention relates to integrated circuits and semiconductor devices (ICs) in general and their methods of manufacture wherein the integrated circuits and semiconductor devices employ camouflaging techniques which make it difficult for a reverse engineer to discern how the semiconductor device is manufactured.
[0003] The present invention is related to the following U.S. Patents, all of which were filed by the same inventors:
[0004] (1) U.S. Pat. Nos. 5,866,933; 5,973,375 and 6,294,816 teach how transistors in a CMOS circuit are connected by implanted (and therefore hidden and buried) lines between the transistors by modifying the p+ and n+ source/drain masks. These implanted interconnections are used to make 3-input AND and 3-input OR circuits look substantially identical to the reverse engineer. Also, buried interconnects force the reverse engineer to examine the IC in greater depth to try to figure out the connectivity between transistors and hence their function.
[0005] (2) U.S. Pat. Nos. 5,783,846; 5,930,663 and 6,064,110 teach a further modification in the source/drain implant masks so that the implanted connecting lines between transistors have a gap therein, the gap having a length approximating the minimum feature size of the CMOS technology being used. If this gap is “filled” with one kind of implant, the line conducts; but if it is “filled” with another kind of implant, the line does not conduct. The intentional gaps are called “channel blocks.” The reverse engineer is forced to determine connectivity on the basis of resolving the implant type at the minimum feature size of the CMOS process being used.
[0006] (3) U.S. Pat. No. 6,117,762 teaches a method and an apparatus for protecting semiconductor integrated circuits from reverse engineering. Semiconductor active areas are formed on a substrate, and a silicide layer is formed over at least one active area of the semiconductor active areas and over a selected substrate area for interconnecting at least one active area with another area through the silicide area formed on the selected substrate area.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60378155 |
May 2002 |
US |