The present invention relates to integrated circuits and semiconductor devices (ICs) in general and their methods of manufacture wherein the integrated circuits and semiconductor devices employ camouflaging techniques which make it difficult for a reverse engineer to discern how the semiconductor device is manufactured.
The present invention is related to the following U.S. patents, all of which were filed by the same inventors:
The creation of complex integrated circuits and semiconductor devices can be a very expensive undertaking given the large number of hours of sophisticated engineering talent involved in designing such devices. Additionally, integrated circuits can include read only memories and/or EEPROMs into which software, in the form of firmware, is encoded. Additionally, integrated circuits are often used in applications involving the encryption of information, and therefore in order to keep such information confidential, it can be desirable to keep such devices from being reverse engineered. Thus, there can be a variety of reasons for protecting integrated circuits and other semiconductor devices from being reverse engineered.
In order to keep the reverse engineer at bay, different techniques are known in the art to make integrated circuits more difficult to reverse engineer. One technique is to make the connections between transistors difficult to determine forcing the reverse engineer to carefully analyze each transistor (in particular, each CMOS transistor pair for CMOS devices). By camouflaging the connections between transistors, the reverse engineer is unable to use automatic circuit and pattern recognition techniques in order to reverse engineer an integrated circuit. Since integrated circuits can have hundreds of thousands or even millions of transistors, forcing the reverse engineer to carefully analyze each transistor in a device can effectively frustrate the reverse engineer's ability to reverse engineer the device successfully.
The prior art techniques mentioned above, if successful, will force the reverse engineer to study the metal connections in an attempt to figure out the boundaries of standard circuits and their function. For example, gate connections may utilize the polysilicon layer (typically the first polysilicon layer in a process having two or more polysilicon layers) and the reverse engineer, knowing that such gate contacts are typically the input to transistors and hence to a standard circuit, would look for these contacts. Also, the source and drain contacts are made to the substrate via metal interconnect. One way in which the reverse engineer might work would be to look for cell boundaries by means of looking for silicon-to-gate poly metal lines as these suggest the possibilities for contacts between the output (the drain contact) from one transistor cell into the input (the gate contact) of a next transistor cell. If this can be done, the reverse engineer can define cell boundaries by these silicon-gate poly lines. Then by noting the cell boundaries, the reverse engineer can find the cell characteristics (for example, size and number of transistors) and from this make reasonable assumptions as to the cell's function. This information can then be stored in a database for automatic classification of other similar cells.
It is an object of this invention to make reverse engineering even more difficult and, in particular, to force the reverse engineer to study the possible silicon-to-gate poly lines very carefully, to see if they are in fact real. It is believed that this will make the reverse engineer's efforts all the more difficult by making it very time consuming in order to reverse engineer a chip employing the present invention and perhaps making it exceedingly impractical, if not impossible, to reverse engineer a chip employing the present invention.
The Inventors named herein have previously filed patent Applications and have received patents relating to the camouflage of integrated circuit devices in order to make it more difficult to reverse engineer them as discussed above. The present invention can often be used harmoniously with the techniques disclosed in these prior United States patents to further confuse the reverse engineer.
In modern semiconductor manufacturing processes, particularly where the feature size is less than 0.5 micrometers, a silicide layer is typically used to improve conductivity.
The gate structure, as shown in
It is also common in the prior art to use a double-polysilicon CMOS fabrication process. Such a process is currently used by many commercial IC chip manufacturers, especially smart card chip manufacturers. The double-polysilicon (or simply double poly) process can be used to make a variety of devices, including CMOS transistor pairs, floating gate structures and even bipolar transistors. See, for example, U.S. Pat. No. 4,784,966 to Chen. A double-polysilicon CMOS process also supports the manufacture of EEPROMs, which are commonly used in applications such as smart card chips and the like.
In one aspect, the present invention provides a camouflaged circuit structure, comprising: a semiconductor substrate; an implanted region in said substrate; a metal layer which is associated with said implanted region and which appears, in plan view, to be electrically coupled to said implanted region; and a dielectric layer disposed between said implanted region and said metal layer to thereby insulate said metal layer from said implanted region, the dielectric layer having dimensions such that when viewed in said plan view, said dielectric layer is at least partially hidden by a feature of the circuit structure.
Another aspect of the present invention provides a camouflaged circuit structure, comprising: a semiconductor substrate; an active region in said substrate; a conductive layer which is associated with said active region and which appears, in plan view, to be arranged to influence conduction through said active region by an application of control voltages thereto; a control electrode which is associated with said conductive layer and which appears, in plan view, to be electrically connected to said conductive layer; and at least one dielectric layer disposed between said conductive layer and said control electrode for intentionally keeping said conductive layer from influencing conduction through said active region in response to an application of control voltages to said control electrode.
Another aspect of the present invention provides a method of deterring a reverse engineer comprising the steps of: associating at least one conductive contact with an active area; and preventing electrical conduction between said at least one conductive contact and said active area by inserting an intervening insulating layer.
Another aspect of the present invention provides a pseudo-transistor comprising: an active region disposed in a substrate; an insulating, non-electrically conductive layer disposed over at least a portion of said active region; a polysilicon layer disposed over at least a portion of said insulating, non-electrically conductive layer disposed over at least a portion of said active region, the insulating, non-electrically conductive layer electrically isolating the polysilicon layer from the active region; and a metal layer in electrical communication with said polysilicon layer and electrically isolated from the active region, the insulating, non-electrically conductive layer, the polysilicon layer and the the metal layer each having dimensions such that when viewed in a plan view, the metal layer appears to be in electrical communication with the active region.
Another aspect of the present invention provides a non-operational semiconductor gate contact comprising: a metal layer; a first polysilicon layer; a second polysilicon layer disposed at least between said metal layer and said first polysilicon layer; and an insulating, non-conductive layer disposed at least between said first polysilicon layer and said second polysilicon layer.
Another aspect of the present invention provides a method for manufacturing a pseudo-transistor comprising the steps of: implanting an active region in a substrate; placing a dielectric layer over at least a portion of said active region; and disposing a metal layer over said dielectric layer, wherein said dielectric layer prevents an electrical connection between said active region and said metal layer.
Another aspect of the present invention provides a method for confusing a reverse engineer comprising the steps of: implanting an active region in a substrate; associating a conductive layer with said active region; disposing at a dielectric layer over said conductive layer; and providing a control electrode, wherein said dielectric layer prevents said conductive layer from influencing conduction through said active region in response to an application of control voltages to said control electrode.
The present invention is compatible with the standard double-polysilicon CMOS process in which at least one of the polysilicon layers (typically the second or upper polysilicon layer) is deposited after active area implants, i.e., after the source and drain implants. The prior art process is modified by placing a dielectric layer over an apparent contact area so as to defeat what would otherwise appear as a standard metal contact. This can be done in at least the following two contexts:
Thus, a structure that appears to the reverse engineer to be a transistor (herein referred to as a pseudo-transistor) can be made to have a different function within a circuit than it appears to have by (i) rendering its gate non-functional, or (ii) rendering its drain contact non-functional or (iii) rendering its source contact non-functional or (iv) any combination of the foregoing. Due to the presence of the pseudo-transistors, the reverse engineer is apt to assume that each pseudo-transistor is a proper transistor when trying to copy the original integrated circuit, causing their copied circuit to function incorrectly. The true functionality of the circuit is hidden in the circuits in which the pseudo-transistors are used. Of course, if hundreds or thousands of pseudo-transistors are used in a complex integrated circuit having perhaps millions of transistors, and the reverse engineer interprets the pseudo-transistor to be a functional transistor, the reverse engineer ends up not only with a device that does not work, but the daunting task of trying to figure out what went wrong in the assumptions that he or she made in analyzing the chip to be reverse engineered and figuring out where he or she was mislead. This additional effort, if undertaken, forces the reverse engineer to spend additional time trying to determine how the chip in question is really configured.
By careful study, the reverse engineer may detect the techniques disclosed herein which render the pseudo-transistors inoperable. However, it is believed that the techniques which will be needed to detect the use of the present invention will be sufficiently time consuming to deter the reverse engineer. A complex integrated circuit may comprise millions of CMOS transistors and if the reverse engineer must carefully analyze each CMOS transistor pair in order to determine whether or not the present invention has been used to disguise each CMOS transistor, the effort involved in reverse engineering such an integrated circuit will be tremendous.
The disclosed techniques can be utilized to render a circuit non-functional. However, it is believed that the disclosed techniques are better used in applications where, instead of rendering a circuit non-functional, the circuit still functions, but functions in an unintended way. The reverse engineer ends up with a copy which “seems” to work, but does not really work to produce a useful or desired result.
Note that the present invention involving pseudo-transistors might only be used on one in a thousand instances on the chip in question, but the reverse engineer will have to look very carefully at each transistor fully knowing that for each transistor he or she sees, there is a very low likelihood that it has been modified by the present invention. The reverse engineer will be faced with having to find the proverbial needle in a haystack.
Different masks are used in the formation of the polysilicon layer 24-2 and the metal plug 31. In order to maintain alignment between the polysil icon layer 24-2 and the metal plug 31, a cross-section of the polysilicon layer 24-2 in a direction parallel to the major surface 11 of the semiconductor substrate 10 is preferably designed to be essentially the same size, within process alignment tolerances, as a cross-section of the metal plug 31 taken in the same direction. As such, the polysilicon layer 24-2 is at least partially hidden by the metal plug 31. In
The reverse engineer cannot easily obtain an elevation view such as those shown in
The reverse engineering process usually involves delayering the semiconductor device to remove the layers down to the silicon substrate 10, and then viewing the semiconductor device from a direction normal to the major surface 11 of the silicon substrate 10. During this process, the reverse engineer will remove the traces of the oxide layer 28 which is used in the present invention to disable the contact.
Further, the reverse engineer may chose a more costly method of removing only the metal contact 30 from the semiconductor area. A cross-section of polysilicon layer 24-2 is preferably essentially the same size, within process alignment tolerances, as a cross-section of metal plug 31. The oxide layers 28, 29 are practically transparent, and the thicknesses of the optional silicide layer 26-2 and the polysilicon layer 24-2 are small. A typical thickness of the optional silicide layer 26-2 is 100–200 angstroms, and a typical thickness of the polysilicon layer 24-2 is 2500–3500 angstroms. Thus, the reverse engineer when viewing the device from the top will assume that the metal plug 31 is in contact with the silicide layer 26-1, thereby assuming incorrectly that the device is operable. Further, when the optional silicide layer 26-2 is used, the reverse engineer may be further confused when looking at the device once the metal plug 31 has been removed. Upon viewing the shiny reside left by the silicide layer 26-2, the reverse engineer will incorrectly assume that the shiny reside is left over by the metal plug 31. Thus, the reverse engineer will again incorrectly assume that the contact was operational.
A cross-section of the second polysilicon layer 24-2 in a direction parallel to the normal surface 11 of the semiconductor substrate 10 is preferably essentially the same size, within process alignment tolerances, as a cross-section of metal plug 31 taken in the same direction. As such, the second polysilicon layer 24-2 is partially hidden by metal plug 31. In
The added oxide layer 28 and polysilicon layer 24-2 are placed such that they occur at the normal place for the metal to polysilicon contact to occur as seen from a plan view. The placement provides for the metal layer 30, 31 to at least partially hide the added oxide layer 28 and/or polysilicon layer 24-2, so that the layout appears normal to the reverse engineer. The reverse engineer will etch off the metal layer 30, 31 and see the polysilicon layer 24-2 and possible reside from optional silicide layer 26-2, if used. Upon seeing the shiny reside from optional silicide layer 26-2 the reverse engineer may incorrectly assume that the shiny reside is from the metal plug 31. A reverse engineer would not have any reason to believe that the contact was not being made to polysilicon layer 24-1 or optional silicide layer 26-1. Further, when optional silicide layer 26-2 is not used, the small thicknesses of oxide layer 28 and polysilicon layer 26-2 are not clearly seen when viewing the contact from a direction normal to the major surface 11 of the silicon substrate 10, and thus the reverse engineer will conclude he or she is seeing a normal, functional polysilicon gate FET transistor.
In use, the reverse engineering protection techniques of
Additionally, the pseudo-transistors are preferably used not to completely disable a multiple transistor circuit in which they are used, but rather to cause the circuit to function in an unexpected or non-intuitive manner. For example, what appears to be an OR gate to the reverse engineer might really function as an AND gate. Or what appears as an inverting input might really be non-inverting. The possibilities are almost endless and are almost sure to cause the reverse engineer so much grief that he or she gives up as opposed to pressing forward to discover how to reverse engineer the integrated circuit device on which these techniques are utilized.
Also, when the reverse engineer etches away the metal 30, 31, he or she should preferably “see” the normally expected layer whether or not a contact is blocked according to the present invention. Thus, if the reverse engineer expects to see silicide after etching away metal, that is what he or she should see even when the contact is blocked. If he or she expects to see polysilicon after etching away metal, that is what he or she should see even when the contact is blocked.
One skilled in the art will appreciate that other dielectric materials, such as silicon nitride Si3N4, may be used in the place of silicon dioxide. One skilled in the art will also appreciate that the silicide layers 26-1 and 26-2 are not required to be placed in the gate region. In modern semiconductor manufacturing processes, particularly where the feature size is less than 0.5 micrometers, a silicide layer is typically used to improve conductivity. However, the present invention is directed toward giving the appearance of a functioning transistor device to the reverse engineer where the contact is actually disabled. Since conductivity is not an issue, and in fact conductivity is prevented, silicide layers 26-1 and 26-2 are not required to be placed in the gate region when the contact is to be broken. However, silicide layers 26-1 and 26-2 may be placed over the gate region to simplify the number of masks required and thus the semiconductor manufacturing process and to further mislead the reverse engineer by the shiny residue which it leaves behind during some reverse engineering processes.
Having described the invention in connection with certain preferred embodiments thereof, modification will now certainly suggest itself to those skilled in the art. As such, the invention is not to be limited to the disclosed embodiments, except as is specifically required by the
This patent application is a divisional application of U.S. application Ser. No. 10/438,689, filed on May 14, 2003, which application claims the benefit of U.S. Provisional Application 60/378,155, filed May 14, 2002 now U.S. Pat. No. 6,897,535, which application is incorporated herein by reference. This application may also be related by subject matter to U.S. patent application Ser. No. 09/768,904, filed Jan. 24, 2001, U.S. patent application Ser. No. 09/882,900, filed Jun. 15, 2001 (now U.S. Pat. No. 6,774,413) and U.S. patent application Ser. No. 10/619,981, filed Jul. 14, 2003.
Number | Name | Date | Kind |
---|---|---|---|
3673471 | Klein et al. | Jun 1972 | A |
3946426 | Sanders | Mar 1976 | A |
4017888 | Christie et al. | Apr 1977 | A |
4101344 | Kooi et al. | Jul 1978 | A |
4139864 | Schulman | Feb 1979 | A |
4164461 | Schilling | Aug 1979 | A |
4196443 | Dingwall | Apr 1980 | A |
4267578 | Vetter | May 1981 | A |
4291391 | Chatterjee et al. | Sep 1981 | A |
4295897 | Tubbs et al. | Oct 1981 | A |
4314268 | Yoshioka et al. | Feb 1982 | A |
4317273 | Guterman et al. | Mar 1982 | A |
4322736 | Sasaki et al. | Mar 1982 | A |
4374454 | Jochems | Feb 1983 | A |
4409434 | Basset et al. | Oct 1983 | A |
4435895 | Parrillo | Mar 1984 | A |
4471376 | Morcom et al. | Sep 1984 | A |
4581628 | Miyauchi et al. | Apr 1986 | A |
4583011 | Pechar | Apr 1986 | A |
4603381 | Guttag et al. | Jul 1986 | A |
4623255 | Suszko | Nov 1986 | A |
4727493 | Taylor, Sr. | Feb 1988 | A |
4766516 | Ozdemir et al. | Aug 1988 | A |
4799096 | Koeppe | Jan 1989 | A |
4821085 | Haken et al. | Apr 1989 | A |
4830974 | Chang et al. | May 1989 | A |
4939567 | Kenney | Jul 1990 | A |
4962484 | Takeshima et al. | Oct 1990 | A |
4975756 | Haken et al. | Dec 1990 | A |
4998151 | Korman et al. | Mar 1991 | A |
5030796 | Swanson et al. | Jul 1991 | A |
5050123 | Castro | Sep 1991 | A |
5061978 | Mizutani et al. | Oct 1991 | A |
5065208 | Shah et al. | Nov 1991 | A |
5068697 | Noda et al. | Nov 1991 | A |
5070378 | Yamagata | Dec 1991 | A |
5101121 | Sourgen | Mar 1992 | A |
5117276 | Thomas et al. | May 1992 | A |
5121089 | Larson et al. | Jun 1992 | A |
5121186 | Wong et al. | Jun 1992 | A |
5132571 | McCollum et al. | Jul 1992 | A |
5138197 | Kuwana | Aug 1992 | A |
5146117 | Larson | Sep 1992 | A |
5168340 | Nishimura | Dec 1992 | A |
5177589 | Kobayashi et al. | Jan 1993 | A |
5202591 | Walden | Apr 1993 | A |
5225699 | Nakamura | Jul 1993 | A |
5227649 | Chapman | Jul 1993 | A |
5231299 | Ning et al. | Jul 1993 | A |
5302539 | Haken et al. | Apr 1994 | A |
5308682 | Morikawa | May 1994 | A |
5309015 | Kuwata et al. | May 1994 | A |
5317197 | Roberts | May 1994 | A |
5336624 | Walden | Aug 1994 | A |
5341013 | Koyanagi et al. | Aug 1994 | A |
5345105 | Sun et al. | Sep 1994 | A |
5354704 | Yang et al. | Oct 1994 | A |
5369299 | Byrne et al. | Nov 1994 | A |
5371390 | Mohsen | Dec 1994 | A |
5376577 | Roberts et al. | Dec 1994 | A |
5384472 | Yin | Jan 1995 | A |
5384475 | Yahata | Jan 1995 | A |
5399441 | Bearinger et al. | Mar 1995 | A |
5404040 | Hshieh et al. | Apr 1995 | A |
5412237 | Komori et al. | May 1995 | A |
5441902 | Hsieh et al. | Aug 1995 | A |
5468990 | Daum | Nov 1995 | A |
5475251 | Kuo et al. | Dec 1995 | A |
5506806 | Fukushima | Apr 1996 | A |
5531018 | Saia et al. | Jul 1996 | A |
5539224 | Ema | Jul 1996 | A |
5541614 | Lam et al. | Jul 1996 | A |
5571735 | Mogami et al. | Nov 1996 | A |
5576988 | Kuo et al. | Nov 1996 | A |
5611940 | Zettler | Mar 1997 | A |
5638946 | Zavracky | Jun 1997 | A |
5677557 | Wuu et al. | Oct 1997 | A |
5679595 | Chen et al. | Oct 1997 | A |
5719422 | Burr et al. | Feb 1998 | A |
5719430 | Goto | Feb 1998 | A |
5721150 | Pasch | Feb 1998 | A |
5783846 | Baukus et al. | Jul 1998 | A |
5821590 | Lee et al. | Oct 1998 | A |
5838047 | Yamauchi et al. | Nov 1998 | A |
5854510 | Sur, Jr. et al. | Dec 1998 | A |
5866933 | Baukus et al. | Feb 1999 | A |
5880503 | Matsumoto et al. | Mar 1999 | A |
5888887 | Li et al. | Mar 1999 | A |
5895241 | Lu et al. | Apr 1999 | A |
5920097 | Horne | Jul 1999 | A |
5930663 | Baukus et al. | Jul 1999 | A |
5930667 | Oda | Jul 1999 | A |
5973375 | Baukus et al. | Oct 1999 | A |
5977593 | Hara | Nov 1999 | A |
5998257 | Lane et al. | Dec 1999 | A |
6037627 | Kitamura et al. | Mar 2000 | A |
6046659 | Loo et al. | Apr 2000 | A |
6054659 | Lee et al. | Apr 2000 | A |
6057520 | Goodwin-Johansson | May 2000 | A |
6066894 | Yokozeki | May 2000 | A |
6080614 | Neilson et al. | Jun 2000 | A |
6093609 | Chuang | Jul 2000 | A |
6117762 | Baukus et al. | Sep 2000 | A |
6137318 | Takaaki | Oct 2000 | A |
6154388 | Oh | Nov 2000 | A |
6215158 | Choi | Apr 2001 | B1 |
6255155 | Lee et al. | Jul 2001 | B1 |
6294816 | Baukus et al. | Sep 2001 | B1 |
6326675 | Scott et al. | Dec 2001 | B1 |
6365453 | Deboer et al. | Apr 2002 | B1 |
6503787 | Choi | Jan 2003 | B1 |
6528885 | Vajana et al. | Mar 2003 | B1 |
6614080 | Vajana et al. | Sep 2003 | B1 |
6740942 | Baukus et al. | May 2004 | B1 |
6774413 | Baukus et al. | Aug 2004 | B1 |
20020079564 | Vajana et al. | Jun 2002 | A1 |
20020096776 | Chow et al. | Jul 2002 | A1 |
20020190355 | Baukus et al. | Dec 2002 | A1 |
20040012067 | Baukus et al. | Jan 2004 | A1 |
Number | Date | Country |
---|---|---|
0 186 855 | Jul 1986 | EP |
0 364 769 | Apr 1990 | EP |
0 463 373 | Jan 1992 | EP |
0 528 302 | Feb 1993 | EP |
0 585 601 | Mar 1994 | EP |
0 764 985 | Mar 1997 | EP |
0 883 184 | Dec 1998 | EP |
0 920 057 | Jun 1999 | EP |
1 193 758 | Apr 2002 | EP |
1 202 353 | May 2002 | EP |
2 486 717 | Jan 1982 | FR |
58-190064 | Nov 1983 | JP |
61-147551 | Jul 1986 | JP |
63-129647 | Jun 1988 | JP |
02-046762 | Feb 1990 | JP |
02-237038 | Sep 1990 | JP |
04-028092 | Jan 1992 | JP |
10-256398 | Sep 1998 | JP |
9821734 | May 1998 | WO |
9857373 | Dec 1998 | WO |
0044012 | Jul 2000 | WO |
Number | Date | Country | |
---|---|---|---|
20050161748 A1 | Jul 2005 | US |
Number | Date | Country | |
---|---|---|---|
60378155 | May 2002 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10438689 | May 2003 | US |
Child | 11089415 | US |