Integrated current replicator and method of operating the same

Information

  • Patent Grant
  • 10020739
  • Patent Number
    10,020,739
  • Date Filed
    Thursday, March 27, 2014
    10 years ago
  • Date Issued
    Tuesday, July 10, 2018
    5 years ago
Abstract
An integrated current replicator includes a first current sense resistor configured to sense a first input current to a power converter during a primary portion of a duty cycle and a first transconductance amplifier configured produce a first voltage at a common circuit node proportional to the first input current during the primary portion of the duty cycle. The integrated current replicator includes a second current sense resistor configured to sense a second input current to the power converter during a complementary portion of the duty cycle and a second transconductance amplifier configured produce a second voltage at the common circuit node proportional to the second input current during the complementary portion of the duty cycle. The integrated current replicator includes an amplifier configured to produce a voltage replicating the first input current and the second input current from the first voltage and the second voltage.
Description
TECHNICAL FIELD

The present invention is directed, in general, to electronic devices and, in particular, to an integrated current replicator for a power converter and method of operating the same.


BACKGROUND

A current in a power converter or other electronic devices is often an important operating characteristic that often should be replicated or sensed with a signal, generally with minimal delay (i.e., with wide bandwidth). A signal that replicates a current provides an indicator that the power converter or other electronic device is operating at or near maximum performance. The signal can also be employed to prevent component damage when an over-current event or a short circuit is encountered.


Conventional arrangements to provide a signal that replicates a current generally operate in a single quadrant (i.e., a current is sensed in only one direction and with a positive voltage). Sensing a current in power converters such as dc-dc power converters is usually performed in a two-quadrant mode (i.e., a signal is produced that senses a bidirectional current and with a positive voltage). If two-quadrant sensing is necessary, a conventional arrangement duplicates the circuit that provides the current-replicating signal, thereby increasing the cost, component count and circuit area.


Producing a signal that replicates a current is often done using a current sense resistor external to a high-gain operational amplifier. Separation of the current sense resistor from the operational amplifier leads to inaccuracy and temperature-dependent results due to mismatching of component characteristics. Some integrated current-sensing solutions employ a scaled version of power switches coupled in parallel with the power switches to sense current therein. This approach can be accurate, but involves complex and often duplicated circuitry, and is still sensitive to component mismatching and manufacturing process variations.


There is often a need to sense a current in a power converter that is divided between two circuit components such as two alternately-conducting power switches employed in a buck power converter topology. The current sensing should be performed at each of the two circuit components rather than in the circuit before or after division of the circuit between the two circuit components. There is a further challenge to sense divided currents when there is a substantial dc bias between the two circuit components.


Thus, there is an unanswered need to provide a circuit structure and method to provide a signal that accurately replicates a current that is conducted by two circuit components in a power converter or other electronic device, which can be a bidirectional current. The resulting circuit structure should be substantially insensitive to an operating temperature and manufacturing variations. Accordingly, what is needed in the art is a circuit structure and method of forming and operating the same that overcomes the deficiencies of current designs.


SUMMARY OF THE INVENTION

These and other problems are generally solved or circumvented, and technical advantages are generally achieved, by advantageous embodiments of the present invention, which include an integrated current replicator for a power converter and method of operating the same. In one embodiment, the integrated current replicator includes a first current sense resistor configured to sense a first input current to the power converter during a primary portion of a duty cycle thereof and a first transconductance amplifier, coupled to the first current sense resistor, configured produce a first voltage at a common circuit node of the integrated current replicator proportional to the first input current during the primary portion of the duty cycle. The integrated current replicator also includes a second current sense resistor configured to sense a second input current to the power converter during a complementary portion of the duty cycle thereof and a second transconductance amplifier, coupled to the second current sense resistor, configured produce a second voltage at the common circuit node proportional to the second input current during the complementary portion of the duty cycle. The integrated current replicator also includes an amplifier, coupled to the common node, configured to produce a voltage replicating the first input current and the second input current from the first voltage and the second voltage, respectively.


The foregoing has outlined rather broadly the features and technical advantages of the present invention in order that the detailed description of the invention that follows may be better understood. Additional features and advantages of the invention will be described hereinafter, which form the subject of the claims of the invention. It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.





BRIEF DESCRIPTION OF THE DRAWINGS

For a more complete understanding of the present invention, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:



FIG. 1 illustrates a schematic diagram of an embodiment of a power converter including power conversion circuitry;



FIGS. 2 and 3 illustrate simplified schematic diagrams of embodiments of power converters formed with an integrated current replicator;



FIG. 4 illustrates current waveforms over time produced by the power converter of FIG. 3;



FIG. 5 illustrates a simplified schematic diagram of an embodiment of a power converter controlled by a controller that is formed with an integrated current replicator; and



FIG. 6 illustrates a flow diagram of an embodiment of a method of operating an integrated current replicator for a power converter.





Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the preferred embodiments and are not necessarily drawn to scale


DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS

The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.


Embodiments will be described in a specific context, namely, an integrated current replicator for a power converter including transconductance amplifiers and methods of operating and forming the same. While the principles of the present invention will be described in the environment of a power converter employing alternately conducting power switches, any application or related electronic devices that may benefit from an integrated current replicator that can enable temperature-independent replication of a current is well within the broad scope of the present invention.


Referring initially to FIG. 1, illustrated is a schematic diagram of an embodiment of a power converter including power conversion circuitry formed with main and auxiliary power switches Qmn, Qaux. The power converter includes a power train 110, a controller 120 and a driver 130 including control circuit elements, and provides power to a system/load such as a microprocessor. While in the illustrated embodiment, the power train 110 employs a buck converter topology, those skilled in the art should understand that other converter topologies such as a forward converter topology are well within the broad scope of the present invention.


The power train 110 receives an input voltage VDD from a source of electrical power (represented by a battery) at an input thereof and provides a regulated output voltage Vout to power, for instance, a microprocessor coupled to an output thereof. In keeping with the principles of a buck converter topology, the output voltage Vout is generally less than the input voltage VDD such that a switching operation of the power converter can regulate the output voltage Vout. An active element such as a semiconductor switch (e.g., a main power semiconductor switch or main power switch Qmn) is enabled to conduct for a primary portion (or interval) of a duty cycle associated with the power converter (generally co-existent with a primary duty cycle “D” of the main power switch Qmn) and couples the input voltage VDD to an output filter inductor L. During the primary interval, an inductor current IL flowing through the output filter inductor L increases as a first input current iVDD flows from the input through a first current sense resistor rVDD to the output of the power train 110. The first input current iVDD that flows from the input through the first current sense resistor rVDD during the primary interval produces a first current-sense voltage V1. A portion of the inductor current IL is filtered by an output filter capacitor C.


During a complementary portion (or interval) of a duty cycle associated with the power converter (generally co-existent with a complementary duty cycle “1-D” of the main power switch Qmn), the main power switch Qmn is transitioned to a non-conducting state and another active element such as another semiconductor switch (e.g., an auxiliary power semiconductor switch or auxiliary power switch Qaux) is enabled to conduct. The auxiliary power switch Qaux provides a path to maintain a continuity of the inductor current IL flowing through the output filter inductor L. During the complementary interval, the inductor current IL flows through a second current sense resistor rGND as a second input current iGND, and the inductor current IL that flows through the output filter inductor L decreases. The second input current iGND that flows from local circuit ground through the second current sense resistor rGND during the complementary interval produces a second current-sense voltage V2. In general, the respective duty cycle of the main and auxiliary power switches Qmn, Qaux may be adjusted to maintain a regulation of the output voltage Vout of the power converter. Those skilled in the art should understand, however, that the conduction periods for the main and auxiliary power switches Qmn, Qaux may be separated by a small time interval to avoid cross conduction therebetween and beneficially to reduce the switching losses associated with the power converter. A drain terminal VDRAIN (also referred to as a “switched terminal” and a “common node”) with respect to the main and auxiliary power switches Qmn, Qaux and a ground terminal GND of the power converter are also designated in FIG. 1.


The controller 120 receives a desired characteristic such as a desired system voltage Vsystem from an internal or external source associated with the microprocessor, and the output voltage Vout of the power converter. The controller 120 is also coupled to the input voltage VDD of the power converter and a return lead of the source of electrical power (again, represented by a battery) to provide a ground connection therefor. A decoupling capacitor Cdec is coupled to the path from the input voltage VDD to the controller 120. The decoupling capacitor Cdec is configured to absorb high frequency noise signals associated with the source of electrical power to protect the controller 120. In an embodiment, the first and second current sense resistors rVDD, rGND are formed as circuit elements of an integrated current replicator as described below. The integrated current replicator in turn is an element of the controller 120.


In accordance with the aforementioned characteristics, the controller 120 provides a signal (e.g., a pulse width modulated (“PWM”) signal SPWM) to control the duty cycle and a frequency of the main and auxiliary power switches Qmn, Qaux of the power train 110 to regulate the output voltage Vout thereof. The controller 120 may also provide a complement of the signal (e.g., a complementary pulse width modulated signal S1-PWM) in accordance with the aforementioned characteristics. Any controller adapted to control at least one semiconductor switch of the power converter is well within the broad scope of the present invention. As an example, a controller employing digital circuitry is disclosed in U.S. Pat. No. 7,038,438, entitled “Controller for a Power Converter and a Method of Controlling a Switch Thereof,” to Dwarakanath, et al. and U.S. Pat. No. 7,019,505, entitled “Digital Controller for a Power Converter Employing Selectable Phases of a Clock Signal,” to Dwarakanath, et al., which are incorporated herein by reference.


The power converter also includes the driver 130 configured to provide drive signals (e.g., gate drive signals) SDRV1, SDRV2 to the main and auxiliary power switches Qmn, Qaux, respectively, based on the PWM and complementary PWM signals SPWM, S1-PWM provided by the controller 120. There are a number of viable alternatives to implement a driver 130 that include techniques to provide sufficient signal delays to prevent crosscurrents when controlling multiple power semiconductor switches in the power converter. The driver 130 typically includes active elements such as switching circuitry incorporating a plurality of driver switches that cooperate to provide the drive signals SDRV1, SDRV2 to the main and auxiliary power switches Qmn, Qaux. Of course, any driver 130 capable of providing the drive signals SDRV1, SDRV2 to control a semiconductor switch is well within the broad scope of the present invention. As an example, a driver is disclosed in U.S. Pat. No. 7,330,017, entitled “Driver for a Power Converter and Method of Driving a Switch Thereof,” to Dwarakanath, et al., which is incorporated herein by reference. Also, an embodiment of a semiconductor device that may embody portions of the power conversion circuitry is disclosed in U.S. Pat. No. 7,230,302, entitled “Laterally Diffused Metal Oxide Semiconductor Device and Method of Forming the Same,” to Lotfi, et al., and U.S. patent application Ser. No. 14/091,739, entitled “Semiconductor Device including Alternating Source and Drain Regions, and Respective Source and Drain Metallic Strips,” to Lotfi, et al., which are incorporated herein by reference, and an embodiment of an integrated circuit embodying power conversion circuitry, or portions thereof, is disclosed in U.S. Pat. No. 7,015,544, entitled “Integrated Circuit Employable with a Power Converter,” to Lotfi, et al., which is incorporated by reference.


As introduced herein, a circuit structure and method are introduced to sum two currents in a power converter employing an integrated current replicator. The two currents are combined in a common circuit element, e.g., an output inductor L of the power converter. In an embodiment, each of the currents flows in a respective power switch (e.g., a metal-oxide semiconductor field-effect transistor “MOSFET”) including current that may flow through a respective body diode thereof. The drains of the power switches are coupled together to enable the summed current to flow through the output inductor L. Current replication of the currents flowing through the power switches is provided with high accuracy and temperature independence for two-quadrant operation in power converters employing a single external resistor to provide a programmable gain. Current replication generally refers to producing a signal with a known proportionality to one or more currents.


Turning now to FIG. 2, illustrated is a simplified schematic diagram of an embodiment of a power converter 200 formed with an integrated current replicator 210 coupled to main and auxiliary power switches Qmn, Qaux. The main and auxiliary power switches Qmn, Qaux, in turn, are coupled to an output filter formed with output filter inductor L and output filter capacitor C. The integrated current replicator 210 is formed with a first current sense resistor rVDD coupled to a first transconductance amplifier 220 and a second current sense resistor rGND coupled to a second transconductance amplifier 230 to replicate currents flowing through the main and auxiliary power switches Qmn, Qaux with high accuracy, high bandwidth, and substantial temperature independence. The output of the first transconductance amplifier 220 and the output of the second transconductance amplifier 230 are coupled together at a common node 250 at an input to an amplifier 260. An output of amplifier 260 produces a current iMON through a current sense monitoring resistor rMON that in turn produces a voltage (a current replicator output voltage) vMON that replicates first and second input currents iVDD, iGND that flow respectively through the first current sense resistor rVDD and the second current sense resistor rGND.


Turning now to FIG. 3, illustrated is a simplified schematic diagram of an embodiment of a power converter 300 formed with an integrated current replicator 305 coupled to power switches 350. The power switches 350 (e.g., the main and auxiliary power switches illustrated and described hereinabove with reference to FIG. 1) are coupled to an input voltage source VDD and to an output filter formed with an output filter inductor L and an output filter capacitor C to produce a dc output voltage Vout. The integrated current replicator 305 is configured to replicate a first input current iVDD that flows through the output filter inductor L from the input voltage source VDD during a primary portion (D) of a duty cycle of the power converter 300, and a second input current iGND that flows through the output filter inductor L from local circuit ground GND during a complementary portion (1-D) of the duty cycle. The integrated current replicator 305 produces a corresponding voltage VMON replicating the first input current iVDD and the second input current iGND.


An inductor current iL is the sum of the first input current iVDD that flows from the input voltage source VDD during the primary portion of the duty cycle of the power converter 300, and the second input current iGND that flows from local circuit ground GND during the complementary portion of the duty cycle. During the primary portion of the duty cycle, a first transconductance amplifier 310 (a common-gate transconductance amplifier with transconductance gain gMP) coupled in cascade with a first series amplifier 320 produces the voltage vMON at the output of amplifier 360 given by the equation:

vMON=iL×rVDD(rMON/rPIN),

where the parameters rVDD, rPIN, and rMON are the resistances of the respective resistors illustrated in FIG. 3. In a similar way, the second transconductance/common-base amplifier 340 (with transconductance gain gMN) coupled in cascade with a second series amplifier 330 operates during the complementary portion of the duty cycle, and produces the voltage vMON at the output of amplifier 360 given by the equation:

vMON=iL×rGND(rMON/rMIN),

where the parameters rGND, rMIN and rMON are the resistances of the respective resistors illustrated in FIG. 3. In order to have substantially identical gains between sensing/replicating the first input current iVDD and sensing/replicating the second input current iGND, the following condition is satisfied:

rVDD/rPIN=rGND/rMIN.


The integrated current replicator 305 is substantially insensitive to temperature variations therein because the thermal coefficients of the first and second current sense resistors rGND, rVDD and the gain resistor pairs (a first input resistor (or resistor pair) rPIN, rPIN/2 to the first transconductance amplifier 310 and a second input resistor (or resistor pair) rMIN to the second transconductance amplifier 340) are formed as metallic paths of the same or similar material and are located in the same integrated semiconductor device. As a result, overall changes in temperature cancel each other's proportional variation of resistance. A current sense monitoring resistor rMON is preferably selected as an external resistor with a substantially zero thermal coefficient of resistance so that the integrated current replicator 305 is substantially insensitive to temperature variations. The current sense monitoring resistor rMON is coupled to an internal or external reference voltage source Vref that can be a fixed voltage reference source. The integrated current replicator 305 is substantially insensitive to process variations because its gain is based on resistor ratios of similarly constructed circuit elements rather than absolute values. The gain of the integrated current replicator 305 can be adjusted by changing the current sense monitoring resistor rMON, which, as noted, can be an external resistor. The integrated current replicator 305 operates in a two-quadrant mode because it is capable of replicating both positive and negative currents that flow through the first and second current sense resistors rGND, rVDD.


The integrated current replicator 305 is formed with a dual common-gate/base amplifier structure to reduce parasitic capacitances to provide a high amplifier bandwidth and low input voltage offset. The integrated current replicator 305 includes the first transconductance amplifier 310 configured as a common-gate transconductance amplifier and is coupled in cascade for higher voltage gain to the first series amplifier 320. The second transconductance amplifier 340 is configured as a common-base transconductance amplifier and is coupled in cascade for higher voltage gain to the second series amplifier 330. The first transconductance amplifier 310 is formed as an integrated circuit with matched p-channel metal-oxide semiconductor (“PMOS”) transistors 312, 314, and the second transconductance amplifier 340 is formed with matched npn transistors 342, 344. It would be preferable to use matched pnp transistors for the matched PMOS transistors 312, 314 because bipolar transistors can generally be formed with better matching than paired MOS transistors. It is also generally recognized that it is more economical at the present time of technology development to obtain matched PMOS transistors than it is to obtain matched pnp transistors. Accordingly, in an embodiment, the first transconductance amplifier 310 is formed with the matched PMOS transistors 312, 314. The first series amplifier 320 is also formed with matched PMOS transistors 322, 324 and the second series amplifier 330 is formed with matched n-channel metal-oxide semiconductor (“NMOS”) transistors 332, 334.


Control elements (i.e., gates and bases) of each of the first and second series amplifiers 320, 330 and the first and second transconductance amplifiers 310, 340 are coupled to respective local bias voltage sources, characteristic of which such as voltages can be set with current mirrors to set a current level through the first and second transconductance amplifiers 310, 340. The local gate-bias voltage sources that provide voltages for the gates/bases of the first and second transconductance amplifiers 310, 340 are arranged to provide appropriate bias voltage levels for the respective stage or transconductance amplifier. In particular, the MOSFETs 380, 382 are arranged in a current-mirror configuration with the respective first transconductance amplifier 310 and the first series amplifier 320 to provide a desired current level IBIAS. The gates of the second series amplifier 330 are set to an example internal bias voltage level of 2.5 volts (“V”).


The first transconductance amplifier 310 senses a voltage difference VIN+−VIN− (the first current sense voltage V1 illustrated in FIG. 1) formed by the first input current iVDD that flows through the first current sense resistor rVDD, and the second transconductance amplifier 340 senses a voltage difference VIN−−VIN+− (the second current sense voltage V2 illustrated in FIG. 1) formed by the second input current iGND that flows through the second current sense resistor rGND. In response thereto, the first transconductance amplifier 310 in cascade with the first series amplifier 320 produces a first voltage at a common node 370 and the second transconductance amplifier 340 in cascade with the second series amplifier 330 produces a second voltage at the common node 370. The source of the amplifier (e.g., a PMOS transistor) 360 is coupled to one input of the first transconductance amplifier 310, and the gate of the amplifier 360 is coupled to the common node 370 to provide negative feedback to produce a current iMON that is proportional to the inductor current iL that flows through the output filter inductor L with a desired proportionality constant α:

iMON=α·iL.


The current iMON flows through the amplifier 360. The result of this arrangement produces the current iMON that is proportional to the first input current iVDD that flows through the first current sense resistor rVDD. Similarly, the current iMON is produced through the amplifier 360 that is also proportional to the second input current iGND that flows through the second current sense resistor rGND. The current iMON produces the voltage (a current replicator output voltage) VMON through the current sense monitoring resistor rMON that is proportional to the respective first and second input currents iVDD, iGND that flow through the first and second current sense resistors rVDD, rGND.


Turning now to FIG. 4, illustrated are current waveforms over time produced by the power converter 300 formed with the integrated current replicator 305 of FIG. 3. In the top waveform of FIG. 4, illustrated is the first input current iVDD that flows through the first current sense resistor rVDD during the primary portion of the duty cycle. In the next lower waveform of FIG. 4, illustrated is the second input current iGND that flows through the second current sense resistor rGND during the complementary portion of the duty cycle. The inductor current iL illustrated in the next lower waveform of FIG. 4 is the sum of the first and second input currents iGND, iVDD. In the bottom waveform of FIG. 4, illustrated is the current iMON that is proportional to the first and second input currents iVDD, iGND that flow through the first and second current sense resistors rVDD, rGND. Thus, the integrated current replicator 305 produces a substantially temperature-independent current replicator output voltage VMON that is proportional to the inductor current iL that flows through the output filter inductor L with high bandwidth and small offsets by sensing the first and second input currents iVDD, iGND that flow through the first and second current sense resistors rVDD, rGND, respectively. The current replicator output voltage VMON is also substantially insensitive to manufacturing process variations.


Turning now to FIG. 5, illustrated is a simplified schematic diagram of an embodiment of a power converter controlled by a controller 500 that is formed with an integrated current replicator 505 coupled to main and auxiliary power switches Qmn, Qaux. The controller 505 produces the PWM signals SPWM, S1-PWM described previously hereinabove with reference to FIG. 1. The integrated current replicator 505 is formed with first and second transconductance amplifiers 510, 520, outputs of which are coupled together at the common node 530 that is coupled to the input of an amplifier 540. The output of amplifier 540 is coupled to a current sense monitoring resistor rMON to produce the current replicator output voltage VMON.


The drawing shows an example structure of the first and second current sense resistors rVDD, rGND, the pair of first input resistors rPIN (to the first transconductance amplifier 510), and the pair of second input resistors rMIN (to the second transconductance amplifier 520). The aforementioned resistors may be formed as metallic paths of the same or similar material and are located in the same integrated semiconductor device. The first and second current sense resistors rVDD, rGND are generally formed with substantially the same layout geometry, and the pair of first and second input resistors rPIN, rMIN, are also generally formed with the same or similar layout geometry. As a result, changes in temperature substantially proportionally cancel each other's variation of resistance.


Turning now to FIG. 6, illustrated is a flow diagram of an embodiment of a method of operating an integrated current replicator for a power converter. The method begins in a start step or module 600. At a step or module 610, a first input current to the power converter is sensed with a first current sense resistor during a primary portion of a duty cycle of the power converter. At a step or module 620, a first transconductance amplifier is coupled to the first current sense resistor to produce a first voltage at a common node of the integrated current replicator proportional to the first input current during the primary portion of the duty cycle. At a step or module 630, a second input current to the power converter is sensed with a second current sense resistor during a complementary portion of the duty cycle. At a step or module 640, a second transconductance amplifier is coupled to the second current sense resistor to produce a second voltage at the common node proportional to the second input current during the complementary portion of the duty cycle. At a step or module 650, a first series amplifier is coupled in cascade between the first transconductance amplifier and the common node. At a step or module 660, a second series amplifier is coupled in cascade between the second transconductance amplifier and the common node. At a step or module 670, an input of an amplifier is coupled to the common node to produce a voltage replicating the first input current and the second input current at an output of the amplifier from the first voltage and the second voltage. The method ends at step or module 680.


In an embodiment, the voltage replicating the first input current and the second input current is proportional to a first ratio of a resistance of the first current sense resistor to a resistance of a first input resistor to the first transconductance amplifier. The voltage replicating the first input current and the second input current is proportional to a product of the first ratio and a resistance of a current sense monitoring resistor. The voltage replicating the first input current and the second input current may also be proportional to a second ratio of a resistance of the second current sense resistor to a resistance of a second input resistor to the second transconductance amplifier. The first ratio is substantially equal to the second ratio.


The first input resistor and the second input resistor may be formed in the integrated current replicator with substantially identical semiconductor doping and geometries. The first current sense resistor and the second current sense resistor may also be formed as metallic paths in the integrated current replicator. In an embodiment, the first transconductance amplifier includes a common gate amplifier topology formed with matched p-channel metal-oxide semiconductor (“PMOS”) transistors. The second transconductance amplifier includes a common base amplifier topology formed with matched N-type bipolar transistors. The common node provides a negative feedback input to the amplifier. In an embodiment, the first input current flows through a first power semiconductor switch of the power converter, and the second input current flows through second power semiconductor switch of the power converter. The first input current and the second input current flow through an inductor (an output filter inductor) of the power converter. Thus, an integrated current replicator for a power converter formed with first and second transconductance amplifiers coupled respectively to first and second current sense resistors to produce a voltage replicating first and second input currents is introduced that provides highly accurate, temperature-independent sensing of first and second input currents with wide bandwidth.


Those skilled in the art should understand that the previously described embodiments of an integrated current replicator and related methods of operating and constructing the same are submitted for illustrative purposes only. While the integrated current replicator has been described in the environment of power electronics, other applications are well within the broad scope of the present invention.


For a better understanding of integrated circuits, semiconductor devices and methods of manufacture therefor see “Semiconductor Device Fundamentals,” by R. F. Pierret, Addison-Wesley (1996), and “Handbook of Sputter Deposition Technology,” by K. Wasa and S. Hayakawa, Noyes Publications (1992). For a better understanding of power converters, see “Modern DC-to-DC Switchmode Power Converter Circuits,” by Rudolph P. Severns and Gordon Bloom, Van Nostrand Reinhold Company, New York, N.Y. (1985) and “Principles of Power Electronics,” by J. G. Kassakian, M. F. Schlecht, and G. C. Verghese, Addison-Wesley (1991). The aforementioned references are incorporated herein by reference in their entirety.


Also, although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions, and alterations can be made herein without departing from the spirit and scope of the invention as defined by claims on embodiments. For example, many of the processes discussed above can be implemented in different methodologies and replaced by other processes, or a combination thereof.


Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods, and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, claims on embodiments are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.

Claims
  • 1. An integrated current replicator for a power converter, comprising: a first current sense resistor configured to sense a first input current to said power converter during a primary portion of a duty cycle thereof;a first transconductance amplifier, coupled to said first current sense resistor, configured to produce a first voltage at a common circuit node of said integrated current replicator proportional to said first input current during said primary portion of said duty cycle;a second current sense resistor configured to sense a second input current to said power converter during a complementary portion of said duty cycle thereof;a second transconductance amplifier, coupled to said second current sense resistor, configured to produce a second voltage at said common circuit node proportional to said second input current during said complementary portion of said duty cycle;an output amplifier, coupled to said common circuit node, configured to produce a current replicator output voltage replicating said first input current and said second input current from said first voltage and said second voltage, respectively; anda current monitoring resistor electrically coupled to an output of the output amplifier, wherein the current monitoring resistor is configured to receive a monitoring current output from the output amplifier comprising the first input current and second input current, to produce the current replicator output voltage to facilitate monitoring the power convertor.
  • 2. The integrated current replicator as recited in claim 1, further comprising: a first series amplifier coupled in cascade between said first transconductance amplifier and said common circuit node; anda second series amplifier coupled in cascade between said second transconductance amplifier and said common circuit node.
  • 3. The integrated current replicator as recited in claim 1 wherein said voltage replicating said first input current and said second input current is proportional to a first ratio of a resistance of said first current sense resistor to a resistance of a first input resistor to said first transconductance amplifier.
  • 4. The integrated current replicator as recited in claim 3 wherein said voltage replicating said first input current and said second input current is proportional to a product of said first ratio and a resistance of a current sense monitoring resistor.
  • 5. The integrated current replicator as recited in claim 3 wherein said voltage replicating said first input current and said second input current is proportional to a second ratio of a resistance of said second current sense resistor to a resistance of a second input resistor to said second transconductance amplifier.
  • 6. The integrated current replicator as recited in claim 5 wherein said first ratio is substantially equal to said second ratio.
  • 7. The integrated current replicator as recited in claim 5 wherein said first input resistor and said second input resistor are formed in said integrated current replicator with substantially identical semiconductor doping and geometries.
  • 8. The integrated current replicator as recited in claim 1 wherein said first current sense resistor and said second current sense resistor are formed as metallic paths in said integrated current replicator.
  • 9. The integrated current replicator as recited in claim 1 wherein said first transconductance amplifier comprises a common gate amplifier topology formed with matched p-channel metal oxide semiconductor (“PMOS”) transistors.
  • 10. The integrated current replicator as recited in claim 1 wherein said second transconductance amplifier comprises a common base amplifier topology formed with matched N-type bipolar transistors.
  • 11. The integrated current replicator as recited in claim 1 wherein said common circuit node is configured to provide a negative feedback input to said output amplifier.
  • 12. The integrated current replicator as recited in claim 1 wherein said first input current is configured to flow through a first power semiconductor switch of said power converter, and said second input current is configured to flow through a second power semiconductor switch of said power converter.
  • 13. The integrated current replicator as recited in claim 1 wherein said first input current and said second input current are configured to flow through an inductor of said power converter.
  • 14. A method operable with a power converter, comprising: during a primary portion of a duty cycle of power switches of the power converter: sensing a first input current to said power converter using first current-sensing circuitry;producing a first voltage on a first voltage node, wherein the first voltage is proportional to said first input current; andreceiving the first voltage on the first voltage node and producing an output voltage on an output voltage node, wherein the output voltage replicates the first input current from the first voltage; andduring a complementary portion of the duty cycle of power switches of the power converter: sensing a second input current using second current-sensing circuitry;producing a second voltage on the first voltage node, wherein the second voltage is proportional to said second input current; andreceiving the second voltage on the first voltage node and producing the output voltage on the output voltage node, wherein the output voltage replicates the second input current from the second input voltage; andan output amplifier, coupled to first voltage node, configured to produce a current replicator output voltage replicating said first input current and said second input current from said first voltage and said second voltage, respectively; anda current monitoring resistor electrically coupled to an output of the output amplifier, wherein the current monitoring resistor is configured to receive a monitoring current output from the output amplifier comprising the first input current and second input current, to produce the current replicator output voltage to facilitate monitoring the power convertor.
  • 15. The method as recited in claim 14 wherein said sensing said first input current to said power converter and producing said first voltage are performed by a first current sense resistor and a first transconductance amplifier, respectively, said voltage replicating said first input current and said second input current being proportional to a first ratio of a first resistance of said first current sense resistor to a second resistance of a first input resistor to said first transconductance amplifier.
  • 16. The method as recited in claim 15 wherein said sensing said second input current to said power converter and producing said second voltage are performed by a second current sense resistor and a second transconductance amplifier, respectively, said voltage replicating said first input current and said second input current being proportional to a second ratio of a third resistance of said second current sense resistor to a fourth resistance of a second input resistor to said second transconductance amplifier.
  • 17. The method as recited in claim 16 wherein said first ratio is substantially equal to said second ratio.
  • 18. The method as recited in claim 14 wherein: said first input current flows through a first power semiconductor switch of said power converter, and said second input current flows through second power semiconductor switch of said power converter; orsaid first input current and said second input current flow through an inductor of said power converter.
  • 19. Power conversion circuitry comprising: a first power semiconductor coupled between a higher-voltage input node and a first common circuit node;a second power semiconductor coupled between a lower-voltage input node and the first common circuit node;an inductor coupled between the first common circuit node and a higher-voltage output node;a capacitor coupled between the higher-voltage output node and a lower-voltage output node; andintegrated current replication circuitry that senses a first input current through the first power semiconductor and a second input current through the second power semiconductor and produces a voltage replicating the first input current and the second input current based at least in part on the sensed first input current and the sensed second input current, wherein the voltage replicating the first input current and the second input current is produced by an output current of an output amplifier through a current monitoring resistor, and enables control circuitry to generate control signals to control the first power semiconductor and the second power semiconductor.
  • 20. The power conversion circuitry of claim 19, wherein the integrated current replication circuitry comprises at least one transconductance amplifier used in sensing the first input current or the second input current.
US Referenced Citations (225)
Number Name Date Kind
4761725 Henze Aug 1988 A
4901031 Kalthoff Feb 1990 A
4918026 Kosiak et al. Apr 1990 A
4922327 Mena et al. May 1990 A
4947192 Hawkins et al. Aug 1990 A
4982353 Jacob et al. Jan 1991 A
5014098 Schlais et al. May 1991 A
5029283 Ellsworth et al. Jul 1991 A
5047358 Kosiak et al. Sep 1991 A
5156989 Williams et al. Oct 1992 A
5169794 Iranmanesh Dec 1992 A
5264782 Newton Nov 1993 A
5285369 Balakrishnan Feb 1994 A
5321319 Mahmood Jun 1994 A
5366916 Summe et al. Nov 1994 A
5405791 Ahmad et al. Apr 1995 A
5407844 Smayling et al. Apr 1995 A
5469334 Balakrishnan Nov 1995 A
5485027 Williams et al. Jan 1996 A
5504450 McPartland Apr 1996 A
5594324 Canter et al. Jan 1997 A
5610421 Coneiero et al. Mar 1997 A
5644266 Chen et al. Jul 1997 A
5668024 Tsai Sep 1997 A
5689213 Sher Nov 1997 A
5710054 Gardner et al. Jan 1998 A
5757045 Tsai et al. May 1998 A
5833585 Jones et al. Nov 1998 A
5859606 Schrader et al. Jan 1999 A
5877611 Brkovic Mar 1999 A
5888861 Chien et al. Mar 1999 A
5889315 Farrenkopf et al. Mar 1999 A
5899732 Gardner et al. May 1999 A
5930642 Moore et al. Jul 1999 A
5982645 Levran et al. Nov 1999 A
6005377 Chen et al. Dec 1999 A
6022778 Contiero et al. Feb 2000 A
6118351 Kossives et al. Sep 2000 A
6166989 Hamamoto et al. Dec 2000 A
6204542 Kinoshita et al. Mar 2001 B1
6255714 Kossives Jul 2001 B1
6262564 Kanamori Jul 2001 B1
6271063 Chan et al. Aug 2001 B1
6285539 Kashimoto et al. Sep 2001 B1
6288424 Ludikhuize Sep 2001 B1
6297108 Chu Oct 2001 B1
6320449 Capici et al. Nov 2001 B1
6333217 Umimoto et al. Dec 2001 B1
6365475 Cheng et al. Apr 2002 B1
6380004 Boden, Jr. et al. Apr 2002 B2
6384447 Mihnea et al. May 2002 B2
6384643 Grose et al. May 2002 B1
6388468 Li May 2002 B1
6392275 Jang May 2002 B1
6407579 Goswick Jun 2002 B1
6413806 Sicard et al. Jul 2002 B1
6420771 Gregory Jul 2002 B2
6477065 Parks Nov 2002 B2
6495019 Filas et al. Dec 2002 B1
6521960 Lee Feb 2003 B2
6541819 Lotfi et al. Apr 2003 B2
6545360 Ohkubo et al. Apr 2003 B1
6550666 Chew et al. Apr 2003 B2
6573694 Pulkin et al. Jun 2003 B2
6650169 Faye et al. Nov 2003 B2
6653174 Cho et al. Nov 2003 B1
6688985 Weiss et al. Feb 2004 B2
6730962 Wu May 2004 B2
6744676 Leung et al. Jun 2004 B2
6765272 Natsume Jul 2004 B2
6791305 Imai et al. Sep 2004 B2
6822882 Jacobs et al. Nov 2004 B1
6833585 Kim et al. Dec 2004 B2
6855985 Williams et al. Feb 2005 B2
6873017 Cai et al. Mar 2005 B2
6879137 Sase Apr 2005 B2
6900101 Lin May 2005 B2
6911694 Negoro et al. Jun 2005 B2
6960512 Chang et al. Nov 2005 B2
6998674 Osada et al. Feb 2006 B2
7012792 Yoshida Mar 2006 B2
7015544 Lotfi et al. Mar 2006 B2
7019505 Dwarakanath et al. Mar 2006 B2
7038438 Dwarakanath et al. May 2006 B2
7071044 Krishnan et al. Jul 2006 B1
7074684 Roy et al. Oct 2006 B2
7129143 Park Oct 2006 B2
7186606 Lotfi et al. Mar 2007 B2
7190026 Lotfi et al. Mar 2007 B2
7195981 Lotfi et al. Mar 2007 B2
7211516 Lotfi et al. May 2007 B2
7214985 Lotfi et al. May 2007 B2
7229886 Lotfi et al. Jun 2007 B2
7230302 Lotfi et al. Jun 2007 B2
7230316 Yamazaki et al. Jun 2007 B2
7232733 Lotfi et al. Jun 2007 B2
7232762 Chang et al. Jun 2007 B2
7244994 Lotfi et al. Jul 2007 B2
7256674 Lotfi et al. Aug 2007 B2
7262476 Bude et al. Aug 2007 B2
7276998 Lotfi et al. Oct 2007 B2
7330017 Dwarakanath et al. Feb 2008 B2
7335948 Lotfi et al. Feb 2008 B2
7344985 Chen et al. Mar 2008 B2
7355217 Brand Apr 2008 B1
7355255 Chen et al. Apr 2008 B2
7365402 Ma Apr 2008 B2
7391080 Arnborg et al. Jun 2008 B2
7408211 Kao Aug 2008 B2
7420247 Xu et al. Sep 2008 B2
7422967 DeLoach et al. Sep 2008 B2
7422968 Lu et al. Sep 2008 B2
7426780 Lotfi et al. Sep 2008 B2
7462317 Lotfi et al. Dec 2008 B2
7489007 Williams et al. Feb 2009 B2
7511350 Chen et al. Mar 2009 B2
7544558 Ren et al. Jun 2009 B2
7544995 Lotfi et al. Jun 2009 B2
7598606 Williams et al. Oct 2009 B2
7605428 Williams et al. Oct 2009 B2
7626233 Tornblad et al. Dec 2009 B2
7679342 Lopata et al. Mar 2010 B2
7683426 Williams et al. Mar 2010 B2
7683453 Willliams et al. Mar 2010 B2
7710094 Wong May 2010 B1
7719054 Williams et al. May 2010 B2
7759184 Lotfi et al. Jun 2010 B2
7812393 Williams Oct 2010 B2
7876080 Dwarankanath et al. Jan 2011 B2
7892931 Sridhar et al. Feb 2011 B2
7952459 Lotfi et al. May 2011 B2
7964484 Osada et al. Jun 2011 B2
8101479 Parker Jan 2012 B2
8212315 Lotfi et al. Jul 2012 B2
8212316 Lotfi et al. Jul 2012 B2
8212317 Lotfi et al. Jul 2012 B2
8253195 Lotti et al. Aug 2012 B2
8253196 Lotfi et al. Aug 2012 B2
8253197 Lotfi et al. Aug 2012 B2
8258575 Williams et al. Sep 2012 B2
8520402 Sivasubramaniam Aug 2013 B1
8618580 Lin et al. Dec 2013 B2
8633540 Lotfi et al. Jan 2014 B2
8716790 Lotfi et al. May 2014 B2
8987815 Lotfi et al. Mar 2015 B2
20020164844 Cai et al. Nov 2002 A1
20020175366 Lotfi et al. Nov 2002 A1
20020185681 Nakano et al. Dec 2002 A1
20030109112 Wu Jun 2003 A1
20030147226 Nakamura et al. Aug 2003 A1
20040094806 Shillaci et al. May 2004 A1
20040121547 Lee et al. Jun 2004 A1
20040227190 Cai et al. Nov 2004 A1
20050110080 Amborg et al. May 2005 A1
20050112822 Litwin May 2005 A1
20050167756 Lotfi et al. Aug 2005 A1
20050168203 Dwarakanath et al. Aug 2005 A1
20050168205 Dwarakanath et al. Aug 2005 A1
20050169024 Dwarakanath et al. Aug 2005 A1
20050179084 Robb et al. Aug 2005 A1
20050179472 Nakamura et al. Aug 2005 A1
20050194639 Negoro et al. Sep 2005 A1
20060027864 Negoro et al. Feb 2006 A1
20060038225 Lotfi et al. Feb 2006 A1
20060038237 Lotfi et al. Feb 2006 A1
20060038238 Lotfi et al. Feb 2006 A1
20060039224 Lotfi et al. Feb 2006 A1
20060040441 Lotfi et al. Feb 2006 A1
20060040449 Lotfi et al. Feb 2006 A1
20060040451 Lotfi et al. Feb 2006 A1
20060040452 Lotfi et al. Feb 2006 A1
20060081937 Lotfi et al. Apr 2006 A1
20060145250 Ma Jul 2006 A1
20060278931 Lee et al. Dec 2006 A1
20070224752 Lotfi et al. Sep 2007 A1
20070284658 Lotfi et al. Dec 2007 A1
20080001233 Kapoor et al. Jan 2008 A1
20080061368 Williams et al. Mar 2008 A1
20080061400 Williams et al. Mar 2008 A1
20080067585 Williams et al. Mar 2008 A1
20080067586 Williams et al. Mar 2008 A1
20080067588 Williams et al. Mar 2008 A1
20080080111 Lin et al. Apr 2008 A1
20080142899 Morris et al. Jun 2008 A1
20080153221 Sridhar et al. Jun 2008 A1
20080157226 Majcherczak et al. Jul 2008 A1
20080199999 Weijtmans et al. Aug 2008 A1
20080242032 Chakravarthi et al. Oct 2008 A1
20080301929 Lotfi et al. Dec 2008 A1
20090065964 Lotfi et al. Mar 2009 A1
20090096435 Ueunten Apr 2009 A1
20090096511 Ueunten Apr 2009 A1
20090167267 Dwarakanath et al. Jul 2009 A1
20090212751 Cervera et al. Aug 2009 A1
20090261791 Lopata et al. Oct 2009 A1
20090269899 Osada et al. Oct 2009 A1
20090296310 Chikara Dec 2009 A1
20090315527 Kung Dec 2009 A1
20100039836 Gong Feb 2010 A1
20100044789 Lotfi et al. Feb 2010 A1
20100052050 Lotfi et al. Mar 2010 A1
20100052051 Lotfi et al. Mar 2010 A1
20100052052 Lotfi et al. Mar 2010 A1
20100156374 Lopata et al. Jun 2010 A1
20100164449 Dwarakanath et al. Jul 2010 A1
20100164650 Abou-Alfotouh et al. Jul 2010 A1
20100244106 Parker et al. Sep 2010 A1
20100244152 Bahl Sep 2010 A1
20100301496 Koduri Dec 2010 A1
20110006763 Bakker Jan 2011 A1
20110018515 McCloy-Stevens Jan 2011 A1
20110031947 You Feb 2011 A1
20110049621 Lotfi et al. Mar 2011 A1
20110074498 Thompson et al. Mar 2011 A1
20110095742 Lopata et al. Apr 2011 A1
20110101933 Lopata et al. May 2011 A1
20110101934 Lopata et al. May 2011 A1
20110101948 Lopata et al. May 2011 A1
20110101949 Lopata et al. May 2011 A1
20110215414 Osada et al. Sep 2011 A1
20110221000 Shima Sep 2011 A1
20110316053 Brand Dec 2011 A1
20120074922 Suzuki Mar 2012 A1
20120182003 Flaibani Jul 2012 A1
20130151825 Huynh Jun 2013 A1
Foreign Referenced Citations (6)
Number Date Country
101409281 Apr 2009 CN
2278345 Jan 2011 EP
200816374 Apr 2008 TW
200847330 Dec 2008 TW
201120459 Jun 2011 TW
201225298 Jun 2012 TW
Non-Patent Literature Citations (5)
Entry
Betancourt-Zamora, R.J. et al., “A 1.5 mW, 200 MHz CMOS VCO for Wireless Biotelemetry,” First International Workshop on Design of Mixed-Mode Integrated Circuits and Applications, Cancun, Mexico, pp. 72-74, Jul. 1997.
Goodman, J. et al., “An Energy/Security Scalable Encryp-tion Processor Using an Embedded Variable Voltage DC/DC Converter,” IEEE Journal of Solid-State Circuits, vol. 33, No. 11 (Nov. 1998), pp. 1799-1809.
Horowitz, P., et al., “The Art of Electronics,” Second Edi-tion, 1989, pp. 288-291, Cambridge University Press, Cambridge, MA, 6 pgs.
Lotfi, A.W., et al., “Issues and Advances in High-Frequency Magnetics for Switching Power Supplies,” Proceedings of the IEEE, Jun. 2001, vol. 89, No. 6, pp. 833-845.
Ludikhuize, A.W., “A Review of Resurf Technology,” Proceedings of IEEE ISPSD 2000, May 22, 2000, pp. 11-18.
Related Publications (1)
Number Date Country
20150280558 A1 Oct 2015 US