Integrated display system

Abstract
What is disclosed are systems and methods for emissive display systems constructed on integrated architecture platforms, for which the pixels are smart and can behave differently under different conditions to save power, provide better image quality, and/or conserve their value to reduce the power consumption associated with programming.
Description
FIELD OF THE INVENTION

This invention relates to techniques for emissive display systems constructed on integrated architecture platforms.


BRIEF SUMMARY

According to a first aspect there is provided a display system comprising: a plurality of pixels each capable of at least a first mode of operation and a second mode of operation, each pixel comprising: a digital memory for storing data comprising greyscale data for display by the pixel; and a controller operative to allow storage of incoming data to the digital memory in the first mode of operation and to preserve data in the digital memory in the second mode of operation.


In some embodiments, the plurality of pixels are arranged into at least one row, wherein each digital memory comprises a shift register, and wherein a plurality of shift registers of pixels in the at least one row are chained together into a shift register chain, wherein incoming data loaded to the shift register chain includes only data for pixels in the first mode of operation, and wherein controllers of pixels in the second mode of operation cause the incoming data to bypass the pixels in the second mode of operation.


In some embodiments, each pixel comprises a light-emitting device and a light-emitting device driver, wherein during a time of a frame the light-emitting device driver drives the light-emitting device for a total time determined by the data in the digital memory of the pixel.


In some embodiments, during a frame, the light-emitting device driver of each pixel drives the light-emitting device of the pixel in one state prior to a counter equaling a greyscale value corresponding to the greyscale data stored in the digital memory of the pixel and drives the light-emitting device in a second state subsequent to the counter equaling the greyscale value.


In some embodiments, during a frame, for each bit of the greyscale data stored in each pixel, the light-emitting device driver of the pixel drives the light-emitting device of the pixel in one of an on-state and an off-state corresponding to a value of the bit for a time period corresponding to a weight of the bit, the light-emitting device driver driving the light emitting-device in accordance with time division clock signals.


In some embodiments, each pixel comprises a light-emitting device and a light-emitting device driver, wherein during a time of a frame the light-emitting device driver drives the light-emitting device at one of a plurality of driving force levels, and wherein under an operating condition of the pixel at least one of the driving force levels is utilized to drive the light-emitting device for a total time determined by the data in the digital memory of the pixel.


In some embodiments, the digital memory is operative for storing data comprising first greyscale data and second greyscale data, wherein the controller is operative to allow storage of incoming data comprising incoming first greyscale data simultaneously with the pixel's displaying of the second greyscale data.


In some embodiments, each pixel comprises an enable digital memory for storing a value determining one of the first mode of operation or the second mode of operation for the pixel.


In some embodiments, each greyscale bit of the incoming data are loaded into the digital memory of pixels in a row and displayed prior to a loading of a next greyscale bit.


In some embodiments, the shift register of each pixel comprises a rotating shift register.


In some embodiments, the light-emitting device driver drives the light-emitting device at a driving force based upon at least one of a peak brightness condition, a weight of a bit of the greyscale data being displayed, and a group of bits of the greyscale data.


In some embodiments, the light-emitting device driver drives the light-emitting device with use of at least one of a plurality of bias voltages and a plurality of current sources.


In some embodiments, the light-emitting device driver comprises a multiplexer with weighted select line timing for programming and retrieving data from the digital memory which comprises latches.


In some embodiments, each pixel is capable of a high dynamic range mode for which the pixel may be driven at one of a plurality of different biasing points in accordance with one of a plurality of biasing conditions for that pixel.


In some embodiments, the counter is non-linear in accordance with a gamma curve.


In some embodiments, each pixel is capable of a further test mode of operation and comprises a test circuit to control driving of the light-emitting device, wherein when the pixel is in test mode the test circuit drives the light-emitting device independent of the digital memory.


In some embodiments, each pixel is capable of a low power mode for which the greyscale data for display by the pixel constitutes a subportion of a total greyscale data stored in the digital memory.


In some embodiments, the weight of each bit of the greyscale data is assigned dynamically.


In some embodiments, the time division clock is passed from an originating pixel row to a receiving pixel row including a delay to synchronize the time division clock received by the receiving pixel row with an end of programming of the receiving pixel row.


In some embodiments, each weight of each greyscale bit corresponds to the bit order i of the greyscale bit, and the time period corresponding to a bit of weight i is proportional to 2′.


According to a second aspect there is provided a method of driving a display, the method comprising: determining for each pixel of a plurality of pixels of the display, each pixel comprising a digital memory and a controller, a current mode of operation being one of at least a first mode of operation and a second mode of operation; storing with use of the controller, incoming data comprising grey scale data in the digital memory, when the current mode of operation is determined to be the first mode of operation; and preserving greyscale data in the digital memory, when the current mode of operation is determined to be the second mode of operation.


The foregoing and additional aspects and embodiments of the present disclosure will be apparent to those of ordinary skill in the art in view of the detailed description of various embodiments and/or aspects, which is made with reference to the drawings, a brief description of which is provided next.





BRIEF DESCRIPTION OF THE DRAWINGS

The foregoing and other advantages of the invention will become apparent upon reading the following detailed description and upon reference to the drawings.



FIG. 1 is a diagrammatic illustration of a monolithic display system architecture.



FIG. 2 is a schematic diagram of a first example of a data path between a video interface and pixel memory.



FIG. 3 is a schematic diagram of a second example of a data path between a video interface and pixel memory.



FIG. 4 is a diagrammatic illustration of an in-pixel driving element.



FIG. 5 is a timing diagram of one example of distributing a time division clock among rows.



FIG. 6 is a timing diagram of another example of distributing a time division clock among rows, using faster programming.



FIG. 7 is a timing diagram of a further example of distributing a time division clock among rows, using black sub-frames for programming.



FIG. 8 is a timing diagram of a yet another example of distributing a time division clock among rows, using double storage elements in the pixels.



FIG. 9A is a block diagram of storage elements for enable signals for multiple pixels.



FIG. 9B is a timing diagram of pixel-based addressing based on storage elements for enable signals.



FIG. 10 is a timing diagram for an exemplary driving scheme for in-pixel drivers.



FIG. 11 is a schematic diagram of a mux-based pixel circuit.



FIG. 12 is a schematic diagram of a testing display.



FIG. 13 is a schematic diagram of a display test using a time division controller to connect a pixel in a test mode.





While the invention is susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and will be described in detail herein. It should be understood, however, that the invention is not intended to be limited to the particular forms disclosed. Rather, the invention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.


DETAILED DESCRIPTION

Smart-Pixel Display Architecture


A display system 100 with monolithic architecture is illustrated in FIG. 1. This architecture is constructed of a front-end interface 110, Gate and Clock-Drivers 130a, 130b, and in-pixel driving elements 160.


The front-end (F/E) interface 110 can include a timing controller (TCON) 112 and readout circuitry (ROC) 114 and/or a data driver. The front-end 110 further networks with an array 120 of in-pixel driver 160 elements and gate/clock-drivers 130a, 130b. The gate/clock-drivers 130a, 130b provide control and clock signals to rows of pixel 150 elements. Each in-pixel driver 160 element is composed of a controller 162, memory 164, current/voltage driver 166, and a light-emitting device (EL) 168.


The controller 162 within each pixel element 150 supervises the flow of data in the memory 164 devices based on the command signals on the WR (write) 161b and CLK (clock) 161a lines.


All the loading operations explained herein can be applied to other structures in this document, and also other possible structures not explained in this document. In addition, one can take features of one method and mix it with other methods. The examples here are for demonstration and are not exhaustive of all possible cases.


Referring now also to FIG. 2, in one aspect of the invention, the data received from the video interface 205 is stored in registers 216, connected to the columns lines 201a, 201b. Then the data is loaded from these registers 216 into the pixels in parallel or serially. In FIG. 2, the column lines 201a, 201b can be multi-bit to transfer more data during each clock.


In another aspect of the invention, the data is stored in said registers 216 partially and then the partially loaded data is transferred to the pixel in parallel or serially. In this case, the registers 216 at the boundary of the display will have fewer bits compared to the total amount of row data. In one example, if the registers 216 only store one bit for each pixel and if the row has 240×3 pixels, the total bits for the boundary registers would be 720 instead of 720 xdata_width (where data_width is the number of bits for gray scales, e.g. 8 bits). Here, the first bit of each pixel is loaded into the boundary registers 216, and thereafter the data is transferred to the respective pixel memory (reg_pixel) 218a, 218b. This operation continues until all of the data is loaded into the pixels of the row, and then is repeated for the next row. The operation can load the first bit of the data for the entire row (or column or entire display) and then move to the next bit. In this case, the display (or row) can be turned on after each bit and then the next bit can be loaded the display turned on for the time associated with that bit and then the process can be repeated for subsequent bits. The ON time of the pixel will be defined based on the weight of each bit loaded into the row (or display).


In another aspect of the invention, the data is directly loaded into the pixel memory from the video interface (FIG. 3). Here, the pixel memories 318a, . . . 318c in a row form one or more shift register chains during the programming time, and the data from the interface 205 is loaded into the shift registers without the need for serial to parallel processing.


Here, the register buffer r_buf 317 can include a switch that disconnects the data line 301a form the rows that are not selected for programming. Also, the register buffer 317 can have some conversion functionality such as converting low voltage differential signals to normal swing signals. Also, the driver and buffer 316 can do part or all of the conversion and so the register buffer block 317 does the remaining part.


In order to avoid reprogramming the pixels 150 during each frame if their data are not different from previously programmed data, a controller 162 is included in each pixel. Here an independent signal through this controller 162 can enable or disable pixel programming. In one example, to reduce the number of the signals, the data can begin with some value that tells the controller to enable or disable the programming. For example, the first bit can identify the programming mode of the pixel 150, for example reprogramming mode or halt mode. If the pixel is in reprogramming mode, the data will be saved in the shift register. If the pixel is in halt mode (i.e. retaining its previous data), the data in the shift register is not updated. As a result, the data for that pixel can stay as it is and so no refreshing power consumption will be associated with that pixel circuit while it is in halt mode.


In a case where the data is loaded through the row shift register, the data can be first loaded to the controller 162 to define the operation of each pixel and then the data is loaded to the shift register chain formed by pixel memories 164. If a pixel does not need to be reprogrammed, the controller 162 can bypass it in the shift register chain, passing the data on to the next pixel's shift register. In such a case the data passed along the chain will only contain that for pixels which are to be reprogrammed, the pixel data associated with pixels not being updated having been removed for example by TCON 112.


The drive element 166 in the pixel can be a fixed current/voltage or it can be changed depending on the display operation conditions and/or depending on the weight of the bit applied to the pixel. One example of a display operation is peak brightness. In this case, if the pixel brightness increases, the driving force of the pixel can increase to accommodate the peak brightness without losing digital grey levels. In another case, the driving force of the pixel is adjusted based on the weight of the bit applied to it. In another case, the pixel driving force is adjusted based on a group of the bits.


In one example, the pixel operation condition changes to adjust the drive force. For example, the bias condition of the driver 166 can be adjusted to either apply higher voltage or higher current to the emissive device 168 when needed. In another case, multiple drivers 166 with different strength exist in the pixel. Each of these driver elements 166 is controlled by different bits of grayscales or they are controlled by global signals based on display performance requirements.


In-Pixel Driving Element (Pixel Driver)


The in-pixel driving element 166 (pixel driver) can be either a voltage based driver or a current based driver. In case of a voltage driver, a simple switch can connect the voltage to the emissive device (light-emitting device). This can be one switch connected to a controllable/fixed voltage bias or multiple switches connected to multiple bias voltages.


In another example, the pixel driver 166 is a current driver. Here, the gray scale bits control the strength of the current output of the pixel driver 166; or control the connection of the pixel driver 166 to the emissive device 168; or it enables/disables the current driver 166. In another example, one can mix the three operational modes to take advantage of best characteristics of each of them.


An example implementation of in-pixel driving is illustrated in FIG. 4. A programmable current source 466 (IPix) provides the driving current for the light-emitting device 468 (EL).


An EM (emission) switch 467 can be used to disconnect the pixel driver from the emissive device 468. Also, a switchable RD (read) signal path 469 provides a signal path to steer the pixel current/charge towards the ROC 114. This signal can be shared with other signals in the pixel, or the controller 462 can control this signal based on the operation mode of the pixel and status of other signals.


In case the grey scale signal is defined by the strength of the output current, the grayscale bits stored in the shift register 464 selects different strengths for the output current. In this case, the current source 466 has different elements with different output current strengths, and different combinations of these current levels are applied to the emissive device 468 according to the data stored in the shift register 464. Similar methods can be applied to a voltage-based driver 166.


In another case, the current source 466 has a fixed output. In this case, the gray scales are defined based on the time the pixel is ON which is controlled by the data stored in the shift register 464. In one case, the data stored in shift register 464 is compared with a counter value. When the two values are the same the pixel current is off (or the current source is disconnected from the emissive device; or its current is redirected to another route). It is worth mentioning that one can do the reverse of the aforementioned operations without affecting the pixel performance. In one example, with an appropriate data and counter, when the data in the shift register of the pixel is the same as the counter value, the pixel turns ON instead of turning OFF. Here the counter can be non-linear to accommodate the non-linear gamma curves. For example, it counts faster at lower grayscales and slows down as greyscale value increases. The speed of the counter can be function of the gamma curve. In another case, the output of shift register 464 is connected to the pixel driver 466 (this signal can either enable/disable the current source, or connect/disconnect the current source from the emissive device). Every clock shifts the value of the shift-register 464. As a result, depending on the value of every bit in the shift register, the pixel driver status can be different. The period of the clocks can be different based on the weight of its corresponding bits in the gamma curve. The shift register can also be a rotating shift register. In this case, the bit that is shifted out is shifted back to the pixel from the other side. As a result, the value programmed in the shift register is preserved and so panel refresh can be stopped without losing the content. This can save power consumption associated with display programming for each frame.


In all inventions and examples in this document no matter what type of signals are used for demonstrations, the clocks and signals can be either active high or active low. Also they can be at active value during the entire active period or just initiate a transition edge (edge active). In this case, they can be active at negative or positive edge or both edges.


In addition, one can use a dynamic weight for each bit so that the errors associated with time modulation effects are reduced. For example, in one case, bit0 can have the lowest value and so the last clock will have the period of time associated with that during the frame time. In another case, bit3 can have the lowest value and so the third clock from the last will have the time associated with the lowest bit during the frame time.


In another aspect of this invention, one can use combination of different signal strengths and timing conditions. One example of this case is to have a few output strengths for each pixel. Depending on the condition of the pixel, one of these outputs is used for time modulation. For example, a global signal can identify high brightness mode, and so the highest output strength is used for time modulation driving.


In the case of using a shift register 464 in the pixel for creating a time modulation effect, the time division clock can be passed to each row through a clock shift register at the edge of the panel, with the clock shift register having a similar size as the number of rows or greater. The clock pattern that has the weight of each bit is shifted into the clock shift register after each shift register clock (this clock can be similar to the clock used for creating the select line for each row, which has a period equal to or smaller than the row time). In another example, the clock can be a separate clock. In this case, one can create different time modulation without being limited to the clock period.



FIG. 5 illustrates one example of this operation. Here, the time-modulation clock is generated with a timing controller or passed by an external circuit to the display. The first part of the clock 501 is not active, which is associated with the pixel programming time. After the row programming is finished, the row can be activated (here the clock is active high but it can be active low as well). Then the clock toggles so that it shifts the value in the pixel shift registers one bit forward. Then it stays active for another period of time. The same situation follows for the next row and the row after. Here, one may need to use multiple shift registers and logic to create different time divisions especially if the number of rows and the number of grayscales do not match.



FIG. 6 illustrates another example of the invention. Here, the programming 604, 606, 608 happens during the longer period 601 of the time division clock 602. In one aspect of the invention, the clock for each row can be buffered or another form of buffering can be used. In another aspect of the invention, the clock buffered for each row can be masked by the programming signal of that row so that during the programing of that row the row is not emitting any output.



FIG. 7 illustrates another example of the invention utilizing a time division clock 702. Here, the programming 704, 706, 708 happens during a black sub-frame period 701 where the panel is not emitting any image. In one aspect of the invention, the clock can be buffered for each row or another form of buffering can be used.



FIG. 8 illustrates another example of the invention utilizing a time division clock 802. Here, the programming 804, 806, 808, 810 happens during normal operation of normal frame. However, the pixels have two data storage elements. While one is being programmed, the other element is used for programming. After the programming, one can either swap the functions of the two storage elements or load the value saved in the programming storage element into the driving storage element. In one aspect of the invention, the clock for each row can be buffered, or another form of buffering can be used. In this case, the entire programming storage element of the panel can be configured as one shift register and so the data for all the pixels can be shifted into it.


Pixel-Based Addressing


Here, the data of a pixel 150 (or part of its data) can be preserved or alternatively changed. In this case, a signal determines if the content of the data needs to be adjusted or not. This signal can be stored in the storage element 970 for each pixel (or part of pixel) or it can be passed to the pixel by a column path routing. The storage elements 970a, . . . , 970d, for enable signal is demonstrated in FIGS. 9A and 9B.


When using a storage element 970a, . . . , 970d, the enable data can be stored in the pixel in advance or it can be passed along with the data programming. If the data is shifted to the row registers, using a parallel updating of the enable bit can significantly reduce the toggle rate in the programming. Assuming that the enable signal is active high, the data enable is initialized with zero (only once at the beginning of the panel power on). Then, a one is passed to the data enable register 970a, . . . , 970d. It is shifted to the pixel whose data needs to be programmed, and the data of the pixel is changed (only the bits that need to be changed are modified). And this is repeated by shifting the one in the data enable to the next pixel in the row that needs its data to be updated.


In-Pixel Driving Scheme


An example of driving scheme is sketched in FIG. 10. In this scheme, the drive current representing the desired output luminance grayscale is quantized by an N-bit digital signal. The N-bit data is programmed and stored in the shift register of FIG. 4. Each bit of the N-bit data (bN−1bN−2 . . . b1b0) modulates the fixed drive current (IPix) in a window of time, which is proportional to 2i×Tu where i is the bit order (0 to N−1) and Tu is the unit time window. Accordingly, the effective EL drive current in each frame time is given by:










I
eff

=


I
Pix




T
u


T
Frame







i
=
0


N
-
1









b
i



2
i








(
1
)








Note that:










T
u

=



T
Frame

-

T
prog



2
N






(
2
)








and hence replacing (2) in (1) results in:










I
eff

=

α



I
Pix


2
N







i
=
0


N
-
1









b
i



2
i








(
3
)








where α is a constant given by:









α
=



T
Frame

-

T
prog



T
Frame






(
4
)







During the program time, the driving current is momentarily deactivated by the EM signal. A logic “1” is asserted on the data line and stored in the controller by a clock pulse on the WR in preparation of a program sequence. An N-bit serial data is then clocked in and programmed in the shift register. Finally, a logic “0” is asserted on the data line and stored in the controller by a clock pulse on the WR in order to halt the program mode.


The described sequence along with the proposed in-pixel driving element provides a unique feature, which enables programming of individual pixels in the selected row. This is particularly useful for power saving when only parts of an image are required to be updated in a given frame.


Multiplexer-Based Pixel


Depending on the content, the toggle for each pixel 1150 can be significant. To reduce the toggle rate in the shift registers, one can use a multiplexer 1103 with weighted select line (BIT SEL) timing, as illustrated in FIG. 11. Here, the programming can happen during shifting the data or one can use the same multiplexer to program the pixel as well. In this case, the storage element can be replaced with simple latches 1107 to reduce the overhead.


Testing Mode


The main challenge with integrated pixel circuit is the initial test of the panel. In FIG. 12, an extra switch 1210 is used to connect the bias section 1266 of the pixel circuit 1250 to the emissive device 1268 during a test mode. Also, the other switch 1267 is connected to a time division controller 1205 that can be implemented by a shift register, multiplexer, counter (or other components), as discussed above.



FIG. 13 illustrates a display test using a time-division controller 131 to connect the pixel in a test mode. The time-division controller 131 connects the biasing circuit 132 to the emissive device 132 through a switch 133 in a special test mode. This test mode can be activated by a specific signal instruction, or by a combination of signals.


Low Power Mode


In a low-power mode, the number of gray scales is reduced. For programming, either some of the data copied in the pixel shift registers remains unused, or part of the shift registers is removed from the chain so that only the required bits are active. At the same time the number of clock cycles associated with a time division clock can be reduced, although this is not required for functionality of the display. It will only save power consumption. If a counter is used for creating time modulation, the counter size is reduced as well to match the new number of gray scales.


High Dynamic Range Modes


In a high dynamic range (HDR), the pixels need to provide significantly higher brightness and very dark levels. The main challenge is that the emissive device performance gets compromised if one bias condition is used for the entire operation range of the pixel. For example, if the emissive devices are biased at a high current level and the brightness is controlled with only a time division function, the color of the display may get scarified since the emissive device loses color purity at higher current density. To avoid this, the pixel can offer different biasing points for the emissive device and, depending on the operation range of the pixel, one can select the biasing condition as well. The selection can be globally or for each pixel by programming the biasing condition into the pixel. The programming can be by at least one of analog voltage and digital data.


In one aspect of this invention, there can be different operation points for the pixel circuits that can provide different biasing levels for the emissive devices. In another aspect of the invention, different circuits can be selected for different biasing levels for the emissive devices. Also, one can use a mix of the two cases.


The invention in these documents can be combined together selectively in entirety or partially as needed for an application. The features described for one invention in the document can be applied to the other inventions as well without affecting the performance of the system. The position and orientation of emissive device can be easily changed without affecting the general operation of the pixel circuit. Type of the switches and the transistors can be either p-type, n-type or T-gate without any effect on the pixel circuit.


While particular embodiments and applications of the present invention have been illustrated and described, it is to be understood that the invention is not limited to the precise construction and compositions disclosed herein and that various modifications, changes, and variations can be apparent from the foregoing descriptions without departing from the spirit and scope of the invention as defined in the appended claims.

Claims
  • 1. A display system comprising: a plurality of pixels, each pixel comprising:a light-emitting device;a digital memory for storing data comprising a plurality of bits of greyscale data for display by the pixel; anda light-emitting device driver for driving the light-emitting device to emit light according to each bit of the greyscale data stored in the digital memory and for a respective different time period for each bit, controlled by a time division clock input to the pixel.
  • 2. The display system of claim 1, wherein the time division clock comprises different clock signal periods each corresponding to a said respective different time period.
  • 3. The display of claim 1, wherein the respective different time period for each bit of the greyscale data corresponds to the weight of the bit of the greyscale data.
  • 4. The display system of claim 3, wherein each weight of each bit of the greyscale data corresponds to the bit order i of the bit, and the time period corresponding to a bit of weight i is proportional to 2i.
  • 5. The display of claim 1, wherein the digital memory comprises a shift register for storing said data, the shift register having an output coupled to the light-emitting device driver for controlling the driving of the light-emitting device.
  • 6. The display of claim 5, wherein the greyscale data stored in the shift register is shifted by a bit in response to each clock signal of the time division clock input to the pixel.
  • 7. The display system of claim 6, wherein during a frame, for each bit of the greyscale data stored in each pixel, the light-emitting device driver of the pixel drives the light-emitting device of the pixel in one of an on-state and an off-state corresponding to a value of the bit.
  • 8. The display of claim 5, wherein the each pixel of the plurality of pixels is capable of at least a first mode of operation and a second mode of operation, and comprises a controller operative to allow storage of incoming data to the digital memory in the first mode of operation and to preserve data in the digital memory in the second mode of operation.
  • 9. The display system of claim 8, wherein the plurality of pixels are arranged into at least one row, and wherein a plurality of shift registers of pixels in the at least one row are chained together into a shift register chain, wherein incoming data loaded to the shift register chain includes only data for pixels in the first mode of operation, and wherein controllers of pixels in the second mode of operation cause the incoming data to bypass the pixels in the second mode of operation.
  • 10. The display system of claim 8, wherein the digital memory is operative for storing data comprising first greyscale data and second greyscale data, wherein the controller is operative to allow storage of incoming data comprising incoming first greyscale data simultaneously with the pixel's displaying of the second greyscale data.
  • 11. The display system of claim 8, wherein the digital memory of each pixel comprises an enable digital memory for storing a value determining one of the first mode of operation or the second mode of operation for the pixel.
  • 12. The display system of claim 8, wherein the shift register of each pixel comprises a rotating shift register.
  • 13. The display system of claim 1, wherein each bit of the greyscale data are loaded into the digital memory of pixels in a row and displayed prior to a loading of a next bit of the greyscale data.
  • 14. The display system of claim 1, wherein the light-emitting device driver drives the light-emitting device at a driving force based upon at least one of a peak brightness condition and a weight of the bit of the greyscale data being displayed.
  • 15. The display system of claim 1, wherein the light-emitting device driver drives the light-emitting device with use of at least one of a plurality of bias voltages and a plurality of current sources.
  • 16. The display system of claim 1, wherein the light-emitting device driver comprises a multiplexer with weighted select line timing for programming and retrieving data from the digital memory which comprises latches.
  • 17. The display system of claim 1, wherein each pixel is capable of a high dynamic range mode for which the pixel may be driven at one of a plurality of different biasing points in accordance with one of a plurality of biasing conditions for that pixel.
  • 18. The display system of claim 1, wherein the respective different time periods corresponding to the bits of the greyscale data are non-linear in accordance with a non-linear gamma curve.
  • 19. The display system of claim 1, wherein each pixel is capable of a further test mode of operation and comprises a test circuit to control driving of the light-emitting device, wherein when the pixel is in test mode the test circuit drives the light-emitting device independent of the digital memory.
  • 20. The display system of claim 1, wherein each pixel is capable of a low power mode for which the greyscale data for display by the pixel constitutes a subportion of a total greyscale data stored in the digital memory.
  • 21. The display system of claim 1 wherein each respective different time period for each bit of the greyscale data is assigned dynamically.
  • 22. The display system of claim 1, wherein the time division clock is passed from an originating pixel row to a receiving pixel row including a delay to synchronize the time division clock received by the receiving pixel row with an end of programming of the receiving pixel row.
Priority Claims (1)
Number Date Country Kind
2873476 Dec 2014 CA national
CROSS REFERENCE TO RELATED APPLICATION

This application is a continuation of U.S. patent application Ser. No. 14/961,983, filed Dec. 8, 2015, now allowed, which claims priority to U.S. Provisional Application No. 62/106,980, filed Jan. 23, 2015, U.S. Provisional Application No. 62/095,339, filed Dec. 22, 2014, and Canadian Application No. 2,873,476, filed Dec. 8, 2014, each of which are hereby incorporated by reference herein in its entirety.

US Referenced Citations (428)
Number Name Date Kind
3506851 Polkinghorn et al. Apr 1970 A
3750987 Gobel Aug 1973 A
3774055 Bapat et al. Nov 1973 A
4090096 Nagami May 1978 A
4354162 Wright Oct 1982 A
4996523 Bell et al. Feb 1991 A
5029105 Coleman Jul 1991 A
5134387 Smith et al. Jul 1992 A
5153420 Hack et al. Oct 1992 A
5170158 Shinya Dec 1992 A
5204661 Hack et al. Apr 1993 A
5266515 Robb et al. Nov 1993 A
5278542 Smith et al. Jan 1994 A
5408267 Main Apr 1995 A
5498880 Lee et al. Mar 1996 A
5572444 Lentz et al. Nov 1996 A
5589847 Lewis Dec 1996 A
5619033 Weisfield Apr 1997 A
5648276 Hara et al. Jul 1997 A
5670973 Bassetti et al. Sep 1997 A
5691783 Numao et al. Nov 1997 A
5701505 Yamashita et al. Dec 1997 A
5714968 Ikeda Feb 1998 A
5744824 Kousai et al. Apr 1998 A
5745660 Kolpatzik et al. Apr 1998 A
5748160 Shieh et al. May 1998 A
5758129 Gray et al. May 1998 A
5835376 Smith et al. Nov 1998 A
5870071 Kawahata Feb 1999 A
5874803 Garbuzov et al. Feb 1999 A
5880582 Sawada Mar 1999 A
5903248 Irwin May 1999 A
5917280 Burrows et al. Jun 1999 A
5949398 Kim Sep 1999 A
5952789 Stewart et al. Sep 1999 A
5977940 Akiyama Nov 1999 A
5990629 Yamada et al. Nov 1999 A
6023259 Howard et al. Feb 2000 A
6067065 Worley, III May 2000 A
6069365 Chow et al. May 2000 A
6091203 Kawashima et al. Jul 2000 A
6097360 Holloman Aug 2000 A
6100868 Lee et al. Aug 2000 A
6144222 Ho Nov 2000 A
6229506 Dawson et al. May 2001 B1
6229508 Kane May 2001 B1
6246180 Nishigaki Jun 2001 B1
6252248 Sano et al. Jun 2001 B1
6268841 Cairns et al. Jul 2001 B1
6288696 Holloman Sep 2001 B1
6307322 Dawson et al. Oct 2001 B1
6310962 Chung et al. Oct 2001 B1
6323631 Juang Nov 2001 B1
6333729 Ha Dec 2001 B1
6384804 Dodabalapur et al. May 2002 B1
6388653 Goto et al. May 2002 B1
6392617 Gleason May 2002 B1
6396469 Miwa et al. May 2002 B1
6414661 Shen et al. Jul 2002 B1
6417825 Stewart et al. Jul 2002 B1
6430496 Smith et al. Aug 2002 B1
6433488 Bu Aug 2002 B1
6441829 Blalock Aug 2002 B1
6473065 Fan Oct 2002 B1
6475845 Kimura Nov 2002 B2
6501098 Yamazaki Dec 2002 B2
6501466 Yamagashi et al. Dec 2002 B1
6522315 Ozawa et al. Feb 2003 B2
6535185 Kim et al. Mar 2003 B2
6542138 Shannon et al. Apr 2003 B1
6559839 Ueno et al. May 2003 B1
6580408 Bae et al. Jun 2003 B1
6583398 Harkin Jun 2003 B2
6618030 Kane et al. Sep 2003 B2
6639244 Yamazaki et al. Oct 2003 B1
6680580 Sung Jan 2004 B1
6686699 Yumoto Feb 2004 B2
6690000 Muramatsu et al. Feb 2004 B1
6693610 Shannon et al. Feb 2004 B2
6694248 Smith et al. Feb 2004 B2
6697057 Koyama et al. Feb 2004 B2
6724151 Yoo Apr 2004 B2
6734636 Sanford et al. May 2004 B2
6753655 Shih et al. Jun 2004 B2
6753834 Mikami et al. Jun 2004 B2
6756741 Li Jun 2004 B2
6756958 Furuhashi et al. Jun 2004 B2
6777888 Kondo Aug 2004 B2
6781567 Kimura Aug 2004 B2
6788231 Hsueh Sep 2004 B1
6809706 Shimada Oct 2004 B2
6828950 Koyama Dec 2004 B2
6858991 Miyazawa Feb 2005 B2
6859193 Yumoto Feb 2005 B1
6876346 Anzai et al. Apr 2005 B2
6900485 Lee May 2005 B2
6903734 Eu Jun 2005 B2
6911960 Yokoyama Jun 2005 B1
6911964 Lee et al. Jun 2005 B2
6914448 Jinno Jul 2005 B2
6919871 Kwon Jul 2005 B2
6924602 Komiya Aug 2005 B2
6937220 Kitaura et al. Aug 2005 B2
6940214 Komiya et al. Sep 2005 B1
6954194 Matsumoto et al. Oct 2005 B2
6970149 Chung et al. Nov 2005 B2
6975142 Azami et al. Dec 2005 B2
6975332 Arnold et al. Dec 2005 B2
6995519 Arnold et al. Feb 2006 B2
7027015 Booth, Jr. et al. Apr 2006 B2
7034793 Sekiya et al. Apr 2006 B2
7038392 Libsch et al. May 2006 B2
7057588 Asano et al. Jun 2006 B2
7061451 Kimura Jun 2006 B2
7071932 Libsch et al. Jul 2006 B2
7106285 Naugler Sep 2006 B2
7112820 Chang et al. Sep 2006 B2
7113864 Smith et al. Sep 2006 B2
7122835 Ikeda et al. Oct 2006 B1
7129914 Knapp et al. Oct 2006 B2
7164417 Cok Jan 2007 B2
7224332 Cok May 2007 B2
7224339 Koyama May 2007 B2
7248236 Nathan et al. Jul 2007 B2
7259737 Ono et al. Aug 2007 B2
7262753 Tanghe et al. Aug 2007 B2
7274363 Ishizuka et al. Sep 2007 B2
7310092 Imamura Dec 2007 B2
7315295 Kimura Jan 2008 B2
7317434 Lan et al. Jan 2008 B2
7321348 Cok et al. Jan 2008 B2
7327357 Jeong Feb 2008 B2
7333077 Koyama et al. Feb 2008 B2
7343243 Smith et al. Mar 2008 B2
7414600 Nathan et al. Aug 2008 B2
7466166 Date et al. Dec 2008 B2
7495501 Iwabuchi et al. Feb 2009 B2
7502000 Yuki et al. Mar 2009 B2
7515124 Yaguma et al. Apr 2009 B2
7535449 Miyazawa May 2009 B2
7554512 Steer Jun 2009 B2
7569849 Nathan et al. Aug 2009 B2
7595776 Hashimoto et al. Sep 2009 B2
7604718 Zhang et al. Oct 2009 B2
7609239 Chang Oct 2009 B2
7612745 Yumoto et al. Nov 2009 B2
7619594 Hu Nov 2009 B2
7619597 Nathan et al. Nov 2009 B2
7639211 Miyazawa Dec 2009 B2
7683899 Hirakata et al. Mar 2010 B2
7688289 Abe et al. Mar 2010 B2
7760162 Miyazawa Jul 2010 B2
7808008 Miyake Oct 2010 B2
7859520 Kimura Dec 2010 B2
7889159 Nathan et al. Feb 2011 B2
7903127 Kwon Mar 2011 B2
7920116 Woo et al. Apr 2011 B2
7944414 Shirasaki et al. May 2011 B2
7978170 Park et al. Jul 2011 B2
7989392 Crockett et al. Aug 2011 B2
7995008 Miwa Aug 2011 B2
8063852 Kwak et al. Nov 2011 B2
8102343 Yatabe Jan 2012 B2
8144081 Miyazawa Mar 2012 B2
8159007 Barna et al. Apr 2012 B2
8242979 Anzai et al. Aug 2012 B2
8253665 Nathan et al. Aug 2012 B2
8283967 Chaji et al. Oct 2012 B2
8319712 Nathan et al. Nov 2012 B2
8564513 Nathan et al. Oct 2013 B2
8872739 Kimura Oct 2014 B2
9697788 Yamazaki Jul 2017 B2
20010002703 Koyama Jun 2001 A1
20010009283 Arao et al. Jul 2001 A1
20010024186 Kane et al. Sep 2001 A1
20010026257 Kimura Oct 2001 A1
20010030323 Ikeda Oct 2001 A1
20010035863 Kimura Nov 2001 A1
20010040541 Yoneda et al. Nov 2001 A1
20010043173 Troutman Nov 2001 A1
20010045929 Prache Nov 2001 A1
20010052940 Hagihara et al. Dec 2001 A1
20020000576 Inukai Jan 2002 A1
20020011796 Koyama Jan 2002 A1
20020011799 Kimura Jan 2002 A1
20020012057 Kimura Jan 2002 A1
20020030190 Ohtani et al. Mar 2002 A1
20020047565 Nara et al. Apr 2002 A1
20020052086 Maeda May 2002 A1
20020080108 Wang Jun 2002 A1
20020084463 Sanford et al. Jul 2002 A1
20020101172 Bu Aug 2002 A1
20020117722 Osada et al. Aug 2002 A1
20020140659 Mikami Oct 2002 A1
20020140712 Ouchi et al. Oct 2002 A1
20020158587 Komiya Oct 2002 A1
20020158666 Azami et al. Oct 2002 A1
20020158823 Zavracky et al. Oct 2002 A1
20020158891 Huang Oct 2002 A1
20020171613 Goto et al. Nov 2002 A1
20020181275 Yamazaki Dec 2002 A1
20020186214 Siwinski Dec 2002 A1
20020190971 Nakamura et al. Dec 2002 A1
20020195967 Kim et al. Dec 2002 A1
20020195968 Sanford et al. Dec 2002 A1
20020196213 Akimoto et al. Dec 2002 A1
20030001828 Asano Jan 2003 A1
20030001858 Jack Jan 2003 A1
20030016190 Kondo Jan 2003 A1
20030020413 Oomura Jan 2003 A1
20030030603 Shimada Feb 2003 A1
20030062524 Kimura Apr 2003 A1
20030062844 Miyazawa Apr 2003 A1
20030076048 Rutherford Apr 2003 A1
20030090445 Chen et al. May 2003 A1
20030090447 Kimura May 2003 A1
20030090481 Kimura May 2003 A1
20030095087 Libsch May 2003 A1
20030098829 Chen et al. May 2003 A1
20030107560 Yumoto et al. Jun 2003 A1
20030107561 Uchino et al. Jun 2003 A1
20030111966 Mikami et al. Jun 2003 A1
20030112205 Yamada Jun 2003 A1
20030112208 Okabe et al. Jun 2003 A1
20030117348 Knapp et al. Jun 2003 A1
20030122474 Lee Jul 2003 A1
20030122747 Shannon et al. Jul 2003 A1
20030128199 Kimura Jul 2003 A1
20030151569 Lee et al. Aug 2003 A1
20030156104 Morita Aug 2003 A1
20030169241 LeChevalier Sep 2003 A1
20030169247 Kawabe et al. Sep 2003 A1
20030174152 Noguchi Sep 2003 A1
20030179626 Sanford et al. Sep 2003 A1
20030185438 Osawa et al. Oct 2003 A1
20030189535 Matsumoto et al. Oct 2003 A1
20030197663 Lee et al. Oct 2003 A1
20030214465 Kimura Nov 2003 A1
20030227262 Kwon Dec 2003 A1
20030230141 Gilmour et al. Dec 2003 A1
20030230980 Forrest et al. Dec 2003 A1
20030234755 Koyama Dec 2003 A1
20040004589 Shih Jan 2004 A1
20040032382 Cok et al. Feb 2004 A1
20040041750 Abe Mar 2004 A1
20040066357 Kawasaki Apr 2004 A1
20040070557 Asano et al. Apr 2004 A1
20040070558 Cok Apr 2004 A1
20040090186 Yoshida et al. May 2004 A1
20040095338 Takashi May 2004 A1
20040129933 Nathan et al. Jul 2004 A1
20040130516 Nathan et al. Jul 2004 A1
20040135749 Kondakov et al. Jul 2004 A1
20040145547 Oh Jul 2004 A1
20040150595 Kasai Aug 2004 A1
20040155841 Kasai Aug 2004 A1
20040171619 Barkoczy et al. Sep 2004 A1
20040174349 Libsch Sep 2004 A1
20040174354 Ono Sep 2004 A1
20040183759 Stevenson et al. Sep 2004 A1
20040189627 Shirasaki et al. Sep 2004 A1
20040196275 Hattori Oct 2004 A1
20040227697 Mori Nov 2004 A1
20040239696 Okabe Dec 2004 A1
20040251844 Hashido et al. Dec 2004 A1
20040252085 Miyagawa Dec 2004 A1
20040252089 Ono et al. Dec 2004 A1
20040256617 Yamada et al. Dec 2004 A1
20040257353 Imamura et al. Dec 2004 A1
20040257355 Naugler Dec 2004 A1
20040263437 Hattori Dec 2004 A1
20050007357 Yamashita et al. Jan 2005 A1
20050052379 Waterman Mar 2005 A1
20050057459 Miyazawa Mar 2005 A1
20050067970 Libsch et al. Mar 2005 A1
20050067971 Kane Mar 2005 A1
20050083270 Miyazawa Apr 2005 A1
20050110420 Arnold et al. May 2005 A1
20050110727 Shin May 2005 A1
20050123193 Lamberg et al. Jun 2005 A1
20050140600 Kim et al. Jun 2005 A1
20050140610 Smith et al. Jun 2005 A1
20050145891 Abe Jul 2005 A1
20050156831 Yamazaki et al. Jul 2005 A1
20050168416 Hashimoto et al. Aug 2005 A1
20050206590 Sasaki et al. Sep 2005 A1
20050212787 Noguchi et al. Sep 2005 A1
20050219188 Kawabe et al. Oct 2005 A1
20050243037 Eom et al. Nov 2005 A1
20050248515 Naugler et al. Nov 2005 A1
20050258867 Miyazawa Nov 2005 A1
20050285822 Reddy et al. Dec 2005 A1
20050285825 Eom et al. Dec 2005 A1
20060012311 Ogawa Jan 2006 A1
20060022305 Yamashita Feb 2006 A1
20060038750 Inoue et al. Feb 2006 A1
20060038758 Routley et al. Feb 2006 A1
20060038762 Chou Feb 2006 A1
20060066533 Sato et al. Mar 2006 A1
20060077077 Kwon Apr 2006 A1
20060077134 Hector Apr 2006 A1
20060077194 Jeong Apr 2006 A1
20060092185 Jo et al. May 2006 A1
20060102919 Watanabe May 2006 A1
20060114196 Shin Jun 2006 A1
20060125408 Nathan et al. Jun 2006 A1
20060125740 Shirasaki et al. Jun 2006 A1
20060139253 Choi et al. Jun 2006 A1
20060139265 Kimura Jun 2006 A1
20060139378 Hon Jun 2006 A1
20060145964 Park et al. Jul 2006 A1
20060158402 Nathan Jul 2006 A1
20060191178 Sempel et al. Aug 2006 A1
20060208971 Deane Sep 2006 A1
20060209012 Hagood, IV Sep 2006 A1
20060214888 Schneider et al. Sep 2006 A1
20060221009 Miwa Oct 2006 A1
20060227082 Ogata et al. Oct 2006 A1
20060232522 Roy et al. Oct 2006 A1
20060244391 Shishido et al. Nov 2006 A1
20060244697 Lee et al. Nov 2006 A1
20060261841 Fish Nov 2006 A1
20060279478 Ikegami Dec 2006 A1
20060290614 Nathan et al. Dec 2006 A1
20070001939 Hashimoto et al. Jan 2007 A1
20070001945 Yoshida et al. Jan 2007 A1
20070008251 Kohno et al. Jan 2007 A1
20070008297 Bassetti Jan 2007 A1
20070035489 Lee Feb 2007 A1
20070035707 Margulis Feb 2007 A1
20070040773 Lee et al. Feb 2007 A1
20070040782 Woo et al. Feb 2007 A1
20070040822 Koyama Feb 2007 A1
20070057873 Uchino et al. Mar 2007 A1
20070057874 Le Roy et al. Mar 2007 A1
20070063932 Nathan et al. Mar 2007 A1
20070075957 Chen Apr 2007 A1
20070080908 Nathan et al. Apr 2007 A1
20070085801 Park et al. Apr 2007 A1
20070109232 Yamamoto et al. May 2007 A1
20070128583 Miyazawa Jun 2007 A1
20070164941 Park et al. Jul 2007 A1
20070182671 Nathan et al. Aug 2007 A1
20070236430 Fish Oct 2007 A1
20070236440 Wacyk et al. Oct 2007 A1
20070241999 Lin Oct 2007 A1
20070242008 Cummings Oct 2007 A1
20080001544 Murakami et al. Jan 2008 A1
20080043044 Woo et al. Feb 2008 A1
20080048951 Naugler et al. Feb 2008 A1
20080055134 Li et al. Mar 2008 A1
20080062106 Tseng Mar 2008 A1
20080062158 Willis Mar 2008 A1
20080088549 Nathan et al. Apr 2008 A1
20080094426 Kimpe Apr 2008 A1
20080111766 Uchino et al. May 2008 A1
20080122819 Cho et al. May 2008 A1
20080074360 Lu et al. Jun 2008 A1
20080129906 Lin et al. Jun 2008 A1
20080198103 Toyomura et al. Aug 2008 A1
20080219232 Heubel et al. Sep 2008 A1
20080228562 Smith et al. Sep 2008 A1
20080231625 Minami et al. Sep 2008 A1
20080231641 Miyashita Sep 2008 A1
20080265786 Koyama Oct 2008 A1
20080290805 Yamada et al. Nov 2008 A1
20090009459 Miyashita Jan 2009 A1
20090015532 Katayama et al. Jan 2009 A1
20090027364 Kwan Jan 2009 A1
20090058789 Hung et al. Mar 2009 A1
20090091579 Teranishi Apr 2009 A1
20090121988 Amo et al. May 2009 A1
20090146926 Sung et al. Jun 2009 A1
20090153448 Tomida et al. Jun 2009 A1
20090153459 Han et al. Jun 2009 A9
20090174628 Wang et al. Jul 2009 A1
20090201230 Smith Aug 2009 A1
20090201281 Routley et al. Aug 2009 A1
20090206764 Schemmann et al. Aug 2009 A1
20090225011 Choi Sep 2009 A1
20090244046 Seto Oct 2009 A1
20090251486 Sakakibara et al. Oct 2009 A1
20090278777 Wang et al. Nov 2009 A1
20090289964 Miyachi Nov 2009 A1
20090295423 Levey Dec 2009 A1
20100026725 Smith Feb 2010 A1
20100033469 Nathan Feb 2010 A1
20100039451 Jung Feb 2010 A1
20100039453 Nathan et al. Feb 2010 A1
20100045646 Kishi Feb 2010 A1
20100052964 Lee Mar 2010 A1
20100079419 Shibusawa Apr 2010 A1
20100134475 Ogura Jun 2010 A1
20100141564 Choi et al. Jun 2010 A1
20100207920 Chaji et al. Aug 2010 A1
20100225634 Levey et al. Sep 2010 A1
20100251295 Amento et al. Sep 2010 A1
20100265224 Cok Oct 2010 A1
20100269889 Reinhold et al. Oct 2010 A1
20100277400 Jeong Nov 2010 A1
20100315319 Cok et al. Dec 2010 A1
20100315449 Chaji Dec 2010 A1
20110043541 Cok Feb 2011 A1
20110050741 Jeong Mar 2011 A1
20110063197 Chung et al. Mar 2011 A1
20110069089 Kopf et al. Mar 2011 A1
20110074762 Shirasaki Mar 2011 A1
20110084993 Kawabe Apr 2011 A1
20110109350 Chaji et al. May 2011 A1
20110169805 Katsunori Jul 2011 A1
20110191042 Chaji Aug 2011 A1
20110205221 Lin Aug 2011 A1
20120026146 Kim Feb 2012 A1
20120038597 Coulson Feb 2012 A1
20120127140 Ryan May 2012 A1
20120169793 Nathan Jul 2012 A1
20120293524 Tada Nov 2012 A1
20120299976 Chen et al. Nov 2012 A1
20120299978 Chaji Nov 2012 A1
20130002626 Washio Jan 2013 A1
20130082912 Smith Apr 2013 A1
20140168037 Sakariya Jun 2014 A1
20140267200 Iwasa Sep 2014 A1
20140267215 Soni Sep 2014 A1
20150009111 Yamauchi Jan 2015 A1
20150062204 Takanohashi Mar 2015 A1
20150371591 Suzuki Dec 2015 A1
20170330508 Saito Nov 2017 A1
Foreign Referenced Citations (88)
Number Date Country
729652 Jun 1997 AU
764896 Dec 2001 AU
1294 034 Jan 1992 CA
2 249 592 Jul 1998 CA
2 303 302 Mar 1999 CA
2 368 386 Sep 1999 CA
2 242 720 Jan 2000 CA
2 354 018 Jun 2000 CA
2 432 530 Jul 2002 CA
2 436 451 Aug 2002 CA
2 507 276 Aug 2002 CA
2 463 653 Jan 2004 CA
2 498 136 Mar 2004 CA
2 522 396 Nov 2004 CA
2 438 363 Feb 2005 CA
2 443 206 Mar 2005 CA
2 519 097 Mar 2005 CA
2 472 671 Dec 2005 CA
2 523 841 Jan 2006 CA
2 567 076 Jan 2006 CA
2 495 726 Jul 2006 CA
2 557 713 Nov 2006 CA
2 526 782 Aug 2007 CA
2 651 893 Nov 2007 CA
2 672 590 Oct 2009 CA
1601594 Mar 2005 CN
1886774 Dec 2006 CN
101395653 Mar 2009 CN
202006007613 Sep 2006 DE
O 478 186 Apr 1992 EP
1028471 Aug 2000 EP
1 130 565 Sep 2001 EP
1194 013 Apr 2002 EP
1 321 922 Jun 2003 EP
1 335 430 Aug 2003 EP
1 381 019 Jan 2004 EP
1429 312 Jun 2004 EP
1 439 520 Jul 2004 EP
1 465 143 Oct 2004 EP
1473 689 Nov 2004 EP
1517290 Mar 2005 EP
1 521 203 Apr 2005 EP
2 399 935 Sep 2004 GB
2 460 018 Nov 2009 GB
09 090405 Apr 1997 JP
10-254410 Sep 1998 JP
11 231805 Aug 1999 JP
2002-278513 Sep 2002 JP
2003-076331 Mar 2003 JP
2003-099000 Apr 2003 JP
2003-173165 Jun 2003 JP
2003-186439 Jul 2003 JP
2003-195809 Jul 2003 JP
2003-271095 Sep 2003 JP
2003-308046 Oct 2003 JP
2004-054188 Feb 2004 JP
2004-226960 Aug 2004 JP
2005-004147 Jan 2005 JP
2005-099715 Apr 2005 JP
2005-258326 Sep 2005 JP
2005-338819 Dec 2005 JP
569173 Jan 2004 TW
200526065 Aug 2005 TW
1239501 Sep 2005 TW
WO 9811554 Mar 1998 WO
WO 9948079 Sep 1999 WO
WO 0127910 Apr 2001 WO
WO 02067327 Aug 2002 WO
WO 03034389 Apr 2003 WO
WO 03063124 Jul 2003 WO
WO 03075256 Sep 2003 WO
WO 2004003877 Jan 2004 WO
WO 2004015668 Feb 2004 WO
WO 2004034364 Apr 2004 WO
WO 2005022498 Mar 2005 WO
WO 2005055185 Jun 2005 WO
WO 2005055186 Jun 2005 WO
WO 2005069267 Jul 2005 WO
WO 2005122121 Dec 2005 WO
WO 2006063448 Jun 2006 WO
WO 2006128069 Nov 2006 WO
WO 2007079572 Jul 2007 WO
WO 2008057369 May 2008 WO
WO 20080290805 Nov 2008 WO
WO 2009059028 May 2009 WO
WO 2009127065 Oct 2009 WO
WO 2010066030 Jun 2010 WO
WO 2010120733 Oct 2010 WO
Non-Patent Literature Citations (95)
Entry
Almood et al.: “Effect of threshold voltage instability on field effect mobility in thin film transistors deduced from constant current measurements”; dated Aug. 2009.
Alexander et al.: “Pixel circuits and drive schemes for glass and elastic AMOLED displays”; dated Jul. 2005 (9 pages).
Alexander et al.: “Unique Electrical Measurement Technology for Compensation Inspection and Process Diagnostics of AMOLED HDTV”; dated May 2010 (4 pages).
Ashtiani et al.: “AMOLED Pixel Circuit With Electronic Compensation of Luminance Degradation”; dated Mar. 2007 (4 pages).
Chaji et al.: “A Current-Mode Comparator for Digital Calibration of Amorphous Silicon AMOLED Displays”; dated Jul. 2008 (5 pages).
Chaji et al.: “A fast settling current driver based on the CCII for AMOLED displays”; dated Dec. 2009 (6 pages).
Chaji et al.: “A Low-Cost Stable Amorphous Silicon AMOLED Display with Full V-T- and V-0-L-E-D Shift Compensation”; dated May 2007 (4 pages).
Chaji et al.: “A low-power driving scheme for a-Si:H active-matrix organic light-emitting diode displays”; dated Jun. 2005 (4 pages).
Chaji et al.: “A low-power high-performance digital circuit for deep submicron technologies”; dated Jun. 2005 (4 pages).
Chaji et al.: “A novel a-Si:H AMOLED pixel circuit based on short-term stress stability of a-Si:H TFTs”; dated Oct. 2005 (3 pages).
Chaji et al.: “A Novel Driving Scheme and Pixel Circuit for AMOLED Displays”; dated Jun. 2006 (4 pages).
Chaji et al.: “A novel driving scheme for high-resolution large-area a-Si:H AMOLED displays”; dated Aug. 2005 (4 pages).
Chaji et al.: “A Stable Voltage-Programmed Pixel Circuit for a-Si:H AMOLED Displays”; dated. Dec. 2006 (12 pages).
Chaji et al.: “A Sub-μA fast-settling current-programmed pixel circuit for AMOLED displays”; dated Sep. 2007
Chaji et al.: “An Enhanced and Simplified Optical Feedback Pixel Circuit for AMOLED Displays”; dated Oct. 2006.
Chaji et al.: “Compensation technique for DC and transient instability of thin film transistor circuits for large-area devices”; dated Aug. 2008.
Chaji et al.: “Driving scheme for stable operation of 2-TFT a-Si AMOLED pixel”; dated Apr. 2005 (2 pages).
Chaji et al.: “Dynamic-effect compensating technique for stable a-Si:H AMOLED displays”; dated Aug. 2005 (4 pages).
Chaji et al.: “Electrical Compensation of OLED Luminance Degradation”; dated Dec. 2007 (3 pages).
Chaji et al.: “eUTDSP: a design study of a new VLIW-based DSP architecture”; dated May 2003 (4 pages).
Chaji et al.: “Fast and Offset-Leakage Insensitive Current-Mode Line Driver for Active Matrix Displays and Sensors”; dated Feb. 2009 (8 pages).
Chaji et al.: “High Speed Low Power Adder Design With a New Logic Style: Pseudo Dynamic Logic (SDL)”; dated Oct. 2001 (4 pages).
Chaji et al.: “High-precision fast current source for large-area current-programmed a-Si flat panels”; dated Sep. 2006 (4 pages).
Chaji et al.: “Low-Cost AMOLED Television with IGNIS Compensating Technology”; dated May 2008 (4 pages).
Chaji et al.: “Low-Cost Stable a-Si:H AMOLED Display for Portable Applications”; dated Jun. 2006 (4 pages).
Chaji et al.: “Low-Power Low-Cost Voltage-Programmed a-Si:H AMOLED Display”; dated Jun. 2008 (5 pages).
Chaji et al.: “Merged phototransistor pixel with enhanced near infrared response and flicker noise reduction for biomolecular imaging”; dated Nov. 2008 (3 pages).
Chaji et al.: “Parallel Addressing Scheme for Voltage-Programmed Active-Matrix OLED Displays”; dated May 2007 (6 pages).
Chaji et al.: “Pseudo dynamic logic (SDL): a high-speed and low-power dynamic logic family”; dated 2002 (4 pages).
Chaji et al.: “Stable a-Si:H circuits based on short-term stress stability of amorphous silicon thin film transistors”; dated May 2006 (4 pages).
Chaji et al.: “Stable Pixel Circuit for Small-Area High-Resolution a-Si:H AMOLED Displays”; dated Oct. 2008 (6 pages).
Chaji et al.: “Stable RGBW AMOLED display with OLED degradation compensation using electrical feedback”; dated Feb. 2010 (2 pages).
Chaji et al.: “Thin-Film Transistor Integration for Biomedical Imaging and AMOLED Displays”; dated May 2008 (177 pages).
Chapter 3: Color Spaces “Keith Jack:”Video Demystified: “A Handbook for the Digital Engineer” 2001 Referex ORD-0000-00-00 USA EP040425529 ISBN: 1-878707-56-6 pp. 32-33.
Chapter 8: Alternative Flat Panel Display 1-25 Technologies; Willem den Boer: “Active Matrix Liquid Crystal Display: Fundamentals and Applications” 2005 Referex ORD-0000-00-00 U.K.; XP040426102 ISBN: 0-7506-7813-5 pp. 206-209 p. 208.
European Partial Search Report Application No. 12 15 6251.6 European Patent Office dated May 30, 2012 (7 pages).
European Patent Office Communication Application No. 05 82 1114 dated Jan. 11, 2013 (9 pages).
European Patent Office Communication with Supplemental European Search Report for EP Application No. 07 70 1644.2 dated Aug. 18, 2009 (12 pages).
European Search Report Application No. 10 83 4294.0-1903 dated Apr. 8, 2013 (9 pages).
European Search Report Application No. EP 05 80 7905 dated Apr. 2, 2009 (5 pages).
European Search Report Application No. EP 05 82 1114 dated Mar. 27, 2009 (2 pages).
European Search Report Application No. EP 07 70 1644 dated Aug. 5, 2009.
European Search Report Application No. EP 10 17 5764 dated Oct. 18, 2010 (2 pages).
European Search Report Application No. EP 10 82 9593.2 European Patent Office dated May 17, 2013 (7 pages).
European Search Report Application No. EP 12 15 6251.6 European Patent Office dated Oct. 12, 2012 (18 pages).
European Search Report Application No. EP. 11 175 225.9 dated Nov. 4, 2011 (9 pages).
European Supplementary Search Report Application No. EP 09 80 2309 dated May 8, 2011 (14 pages).
European Supplementary Search Report Application No. EP 09 83 1339.8 dated Mar. 26, 2012 (11 pages).
Extended European Search Report Application No. EP 06 75 2777.0 dated Dec. 6, 2010 (21 pages).
Extended European Search Report Application No. EP 09 73 2338.0 dated May 24, 2011 (8 pages).
Extended European Search Report Application No. EP 11 17 5223, 4 dated Nov. 8, 2011 (8 pages).
Extended European Search Report Application No. EP 12 17 4465.0 European Patent Office dated Sep. 7, 2012 (9 pages).
Fan et al. “LTPS_TFT Pixel Circuit Compensation for TFT Threshold Voltage Shift and IR-Drop on the Power Line for Amolded Displays” 5 pages copyright 2012.
Goh et al. “A New a-Si:H Thin-Film Transistor Pixel Circuit for Active-Matrix Organic Light-Emitting Diodes” IEEE Electron Device Letters vol. 24 No. 9 Sep. 2003 pp. 583-585.
International Search Report Application No. PCT/CA2005/001844 dated Mar. 28, 2006 (2 pages).
International Search Report Application No. PCT/CA2006/000941 dated Oct. 3, 2006 (2 pages).
International Search Report Application No. PCT/CA2007/000013 dated May 7, 2007.
International Search Report Application No. PCT/CA2009/001049 dated Dec. 7, 2009 (4 pages).
International Search Report Application No. PCT/CA2009/001769 dated Apr. 8, 2010.
International Search Report Application No. PCT/IB2010/002898 Canadian Intellectual Property Office dated Jul. 28, 2009 (5 pages).
International Search Report Application No. PCT/IB2010/05 5481 dated Apr. 7, 2011 (3 pages).
International Search Report Application No. PCT/IB2011/051103 dated Jul. 8, 2011 3 pages.
International Search Report Application No. PCT/IB2012/052651 5 pages dated Sep. 11, 2012.
International Searching Authority Written Opinion Application No. PCT/IB2010/055481 dated Apr. 7, 2011 (6 pages).
International Searching Authority Written Opinion Application No. PCT/IB2012/052651 6 pages dated Sep. 11, 2012.
International Searching Authority Written Opinion Application No. PCT/IB2011/051103 dated Jul. 8, 2011 6 pages.
International Searching Authority Written Opinion Application No. PCT/IB2010/002898 Canadian Intellectual Property Office dated Mar. 30, 2011 (8 pages).
International Searching Authority Written Opinion Application No. PCT/CA2009/001769 dated Apr. 8, 2010 (8 pages).
Jafarabadiashtiani et al.: “A New Driving Method for a-Si AMOLED Displays Based on Voltage Feedback”; dated May 2005 (4 pages).
Lee et al.: “Ambipolar Thin-Film Transistors Fabricated by PECVD Nanocrystalline Silicon”; dated May 2006 (6 pages).
Mae y et al: “Organic Light-Emitting Diode/Thin Film Transistor Integration for foldable Displays” Conference record of the 1997 International display research conference and international workshops on LCD technology and emissive technology. Toronto Sep. 15-19, 1997 (6 pages).
Matsueda y et al.: “35.1: 2.5-in. AMOLED with Integrated 6-bit Gamma Compensated Digital Data Driver”; dated May 2004 (4 pages).
Nathan et al. “Amorphous Silicon Thin Film Transistor Circuit Integration for Organic LED Displays on Glass and Plastic” IEEE Journal of Solid-State Circuits vol. 39 No. 9 Sep. 2004 pp. 1477-1486.
Nathan et al.: “Backplane Requirements for Active Matrix Organic Light Emitting Diode Displays”; dated Sep. 2006 (16 pages).
Nathan et al.: “Call for papers second international workshop on compact thin-film transistor (TFT) modeling for circuit simulation”; dated Sep. 2009 (1 page).
Nathan et al.: “Driving schemes for a-Si and LTPS AMOLED displays”; dated Dec. 2005 (11 pages).
Nathan et al.: “Invited Paper: a-Si for AMOLED—Meeting the Performance and Cost Demands of Display Applications (Cell Phone to HDTV)”; dated Jun. 2006 (4 pages).
Nathan et al.: “Thin film imaging technology on glass and plastic”; dated Oct. 31-Nov. 2, 2000 (4 pages).
Ono et al. “Shared Pixel Compensation Circuit for AM-OLED Displays” Proceedings of the 9th Asian Symposium on Information Display (ASID) pp. 462-465 New Delhi dated Oct. 8-12, 2006 (4 pages).
Philipp: “Charge transfer sensing” Sensor Review vol. 19 No. 2 Dec. 31, 1999 (Dec. 31, 1999) 10 pages.
Rafati et al.: “Comparison of a 17 b multiplier in Dual-rail domino and in Dual-rail D L (D L) logic styles”; dated 2002 (4 pages).
Safavaian et al.: “Three-TFT image sensor for real-time digital X-ray imaging”; dated Feb. 2, 2006 (2 pages).
Safavian et al.: “3-TFT active pixel sensor with correlated double sampling readout circuit for real-time medical x-ray imaging”; dated Jun. 2006 (4 pages).
Safavian et al.: “A novel current scaling active pixel sensor with correlated double sampling readout circuit for real time medical x-ray imaging”; dated May 2007 (7 pages).
Safavian et al.: “A novel hybrid active-passive pixel with correlated double sampling CMOS readout circuit for medical x-ray imaging”; dated May 2008 (4 pages).
Safavian et al.: “Self-compensated a-Si:H detector with current-mode readout circuit for digital X-ray fluoroscopy”; dated Aug. 2005 (4 pages).
Safavian et al.: “TFT active image sensor with current-mode readout circuit for digital x-ray fluoroscopy [5969D-82]”; dated Sep. 2005 (9 pages).
Smith, Lindsay I., “A tutorial on Principal Components Analysis,” dated Feb. 26, 2001 (27 pages).
Stewart M. et al. “Polysilicon TFT technology for active matrix OLED displays” IEEE transactions on electron devices vol. 48 No. 5 May 2001 (7 pages).
Vygranenko et al.: “Stability of indium-oxide thin-film transistors by reactive ion beam assisted deposition”; dated Feb. 2009.
Wang et al.: “Indium oxides by reactive ion beam assisted evaporation: From material study to device application,” dated Mar. 2009 (6 pages).
Yi He et al. “Current-Source a-Si:H Thin Film Transistor Circuit for Active-Matrix Organic Light-Emitting Displays” IEEE Electron Device Letters vol. 21 No. 12 Dec. 2000 pp. 590-592.
International Search Report Application No. PCT/IB2013/059074, dated Dec. 18, 2013 (5 pages).
International Searching Authority Written Opinion Application No. PCT/IB2013/059074, dated Dec. 18, 2013 (8 pages).
Extended European Search Report Application No. EP 15173106.4 dated Oct. 15, 2013 (8 pages).
Related Publications (1)
Number Date Country
20190066567 A1 Feb 2019 US
Provisional Applications (2)
Number Date Country
62106980 Jan 2015 US
62095339 Dec 2014 US
Continuations (1)
Number Date Country
Parent 14961983 Dec 2015 US
Child 16176175 US