Claims
- 1. A memory device having a data terminal, an address terminal, and a control terminal, comprising:
- a memory element capable of operating in normal operation modes for reading, writing and holding data from, to, and in a plurality of storage locations in response to address signals supplied through said address terminal and predetermined combinations of control signals supplied through said control terminal;
- operation mode storing means for storing signals, transferred from said address terminal and representing an operation mode for operating on data to be written in said memory element, in response to a combination of said control signals other than one of said predetermined combinations of said control signals corresponding to a normal operation mode; and
- means for transferring data to or from said memory element in accordance with said operation mode stored in said operation mode storing means only after said operation mode has been set in said operation mode storing means.
- 2. A memory device according to claim 1, wherein said control signals include a write enable signal, a row address strobe signal, and a column address strobe signal.
- 3. A memory device according to claim 1, wherein said operation mode storing means receives said operation mode signals through said address terminal.
- 4. A memory device according to claim 1, wherein said operation mode storing means receives said operation mode as lower bits of an address signal received through said address terminal.
- 5. A memory device according to claim 1, wherein said address signals supplied through said address terminal include row address signals and column address signals.
- 6. An operation mode setting method for setting an operation mode for operating on data to be written in a memory device having a data terminal, an address terminal, a control terminal and a memory element capable of operating in memory operation modes for reading, writing and holding data from, to, and in a plurality of storage locations in response to address signals supplied through said address terminal and predetermined combinations of control signals supplied through said control terminal, comprising the steps of:
- (a) setting a write enable signal at an active level;
- (b) setting a row address strobe signal at an active level subsequent to said step (a);
- (c) storing an operation mode for operating on data to be written in said memory device in response to said step (b); and
- (d) accessing said memory element in accordance with said operation mode stored in step (c) subsequent to completion of said step (c).
- 7. An operation mode setting method according to claim 6, wherein said operation mode stored in step (c) is received through said address terminal.
- 8. A memory device having a data terminal, an address terminal, and a control terminal, comprising:
- a memory element capable of operating in memory operation modes for reading, writing and holding data from, to and in a plurality of storage locations in response to address signals supplied through said address terminal and predetermined combinations of control signals which include a write enable signal and a row address strobe signal supplied through said control terminal;
- operation mode storing means, responsive to a combination of said control signals other than one of said predetermined combinations, for storing signals, transferred from said address terminal and representing an operation mode other than a memory operation mode, for operating on data to be written in said memory element; and
- means for transferring data, to or from said memory element in accordance with an operation mode stored in said operation mode storing means only after said operation mode has been stored in said operation mode storing means.
- 9. A memory device according to claim 8, wherein said combination of said control signals to which said operation mode storing means is responsive is the combination in which the write enable strobe signal becomes an active level before a row address strobe signal becomes an active level.
- 10. A memory device having a data terminal, an address terminal, and a control terminal, comprising:
- a memory element capable of operating in normal memory operation modes for reading, writing and holding data from, to and in a plurality of storage locations in response to address signals supplied through said address terminal and predetermined combination of states of control signals supplied through said control terminal;
- an operation mode storing means, responsive to a combination of states of said control signals other than one of said predetermined combinations of states, for storing signals, transferred from said address terminal and representing an operation mode other than a normal memory operation mode, for operating on data to be written in said memory element; and
- a data transfer line for transferring data to, or from said memory element in accordance with an operation mode stored in said operation mode storing means only after said operation mode has been set in said operation mode storing means.
- 11. A memory device having a data terminal, an address terminal, and a control terminal, comprising:
- a memory element for reading, writing and holding data from, to, and in a plurality of storage locations in response to address signals supplied through said address terminal and memory control signals supplied through said control terminal;
- operation mode storing means responsive to a predetermined combination of states of said memory control signals for storing signals transferred from said address terminal representing an operation mode for operating on data to be written in said memory element; and
- means for transferring data to or from said memory element in accordance with an operation mode represented by signals stored in said operation mode storing means.
- 12. A memory device according to claim 11, wherein said memory control signals include a write enable signal, a row address strobe signal, and a column address strobe signal.
- 13. A memory device according to claim 11, wherein said operation mode storing means receives said signals representing an operation mode as lower bits of a signal received through said address terminal.
- 14. A memory device according to claim 11, wherein said combination of memory control signals includes a low level write enable signal and a transition of a row address strobe signal from high level to low level.
- 15. An operation mode setting method for setting an operation mode for operating on data to be written in a memory device having a data terminal, an address terminal, a control terminal and a memory element capable of operating in normal operation modes for reading, writing and holding data from, to, and in a plurality of storage locations in response to address signals supplied through said address terminal and predetermined combinations of control signals supplied through said control terminal, comprising the steps of:
- storing signals, transferred from said address terminal and representing an operation mode for operating on data to be written in said memory element, in response to a combination of said control signals other than one of said predetermined combinations of said control signals corresponding to a normal operation mode; and
- transferring data to or from said memory element in accordance with said stored signals representing an operation mode only after said signals representing said operation mode have been stored.
- 16. A method according to claim 15, wherein said control signals include a write enable signal, a row address strobe signal, and a column address strobe signal.
- 17. A method according to claim 15, wherein said signals representing said operation mode are received as lower bits of a signal applied to said address terminal.
- 18. A method according to claim 15, wherein said signals supplied through said address terminal include row address signals and column address signals.
- 19. A memory device having a data terminal, an address terminal, and a control terminal, comprising:
- a memory element capable of operating in normal operation modes for reading, writing and holding data from, to, and in a plurality of storage locations in response to address signals supplied through said address terminal and predetermined combinations of control signals supplied through said control terminal;
- an operation mode storage for storing signals, transferred from said address terminal and representing an operation mode for operating on data to be written in said memory element, in response to a combination of said control signals other than one of said predetermined combinations of said control signals corresponding to a normal operation mode; and
- a circuit for transferring line data to or from said memory element in accordance with said operation mode stored in said operation mode storage only after said operation mode has been set in said operation mode storage.
Priority Claims (2)
Number |
Date |
Country |
Kind |
60-105844 |
May 1985 |
JPX |
|
60-105845 |
May 1985 |
JPX |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation application of Ser. No. 07/816,583, filed Jan. 3, 1992, now abandoned, which is a continuation of our co-pending U.S. application Ser. No. 314,238, filed Feb. 22, 1989, now U.S. Pat. No. 5,113,487, issued on May 12, 1992, which is a continuation of our U.S. application Ser. No. 864,502, filed May 19, 1986, now abandoned; and this application is also a continuation-in-part of co-pending U.S. application Ser. No. 349,403, filed May 8, 1989, now U.S. Pat. No. 5,175,838 which is a continuation of U.S. application Ser. No. 240,380, filed Aug. 29, 1988, now U.S. Pat. No. 4,868,781, which is a continuation of U.S. application Ser. No. 779,676, filed Sep. 24, 1985, now abandoned.
US Referenced Citations (17)
Foreign Referenced Citations (4)
Number |
Date |
Country |
58-196671 |
Nov 1983 |
JPX |
59-60658 |
Apr 1984 |
JPX |
61-264378 |
Nov 1986 |
JPX |
61-264379 |
Nov 1986 |
JPX |
Continuations (5)
|
Number |
Date |
Country |
Parent |
816583 |
Jan 1992 |
|
Parent |
314238 |
Feb 1989 |
|
Parent |
864502 |
May 1986 |
|
Parent |
240380 |
Aug 1988 |
|
Parent |
779676 |
Sep 1985 |
|