Claims
- 1. A method of fabricating an integrated optical component comprising the steps of:
providing a substrate, at least a face of the substrate having a first cladding layer disposed thereon; forming a core material layer on the first cladding layer; forming a plurality of different optical devices on the substrate, each device comprising a plurality of waveguides, each waveguide comprising a waveguide core formed in the core material layer and disposed on a respective mesa formation formed in the first cladding layer; wherein the method includes the step of selecting an optimum height for the mesa formations in a first said optical device so as to achieve a desired level of waveguide birefringence in said first device, and optimising the waveguide birefringence of at least one other said optical device so as to obtain a required level of waveguide birefringence in the integrated optical component.
- 2. The method according to claim 1, including selecting the height of the mesa formations in at least two said optical devices so as to achieve a respective desired level of waveguide birefringence in each of said two devices.
- 3. The method according to claim 1, including forming all the waveguides in one said device to have a different height of mesa formation to the waveguides in at least one other said device.
- 4. The method according to claim 3, wherein the mesa height in each optical device is selected independently so as to minimise the waveguide birefringence in that optical device.
- 5. The method according to claim 3, wherein the respective mesa heights in at least two said optical devices are selected so that the waveguide birefringence in one said device is of substantially equal magnitude but opposite sign to the waveguide birefringence in the other said device.
- 6. The method according to claim 3, wherein the different mesa heights in two said optical devices on the substrate are achieved using two different masking and etching steps in the fabrication process, one said masking and etching step for each said device.
- 7. The method according to claim 1, including forming at least one dummy waveguide in at least one of the optical devices.
- 8. The method according to claim 7, wherein each said dummy waveguide is formed at the same time as the other waveguides in the optical devices are being formed.
- 9. The method according to claim 7, wherein the number and arrangement of dummy waveguides is selected so as to achieve a desired level of waveguide birefringence in the optical device in which the dummy waveguides are formed.
- 10. The method according to claim 9, wherein the mesa formations in each said optical device have the same predetermined height and the number and arrangement of dummy waveguides is selected so as to optimise the waveguide birefringence of at least one said optical device for said predetermined height of the mesa formations, so as to obtain the required level of waveguide birefringence in the integrated optical component.
- 11. A method of fabricating an integrated optical component comprising the steps of:
providing a substrate, at least a face of the substrate having a first cladding layer disposed thereon; forming a core material layer on the first cladding layer; masking a first region of the core material layer so as to define desired waveguide cores of a first optical device; using at least some grey-scale masking, masking a second region of the core material layer so as to at least partially define desired waveguide cores of a second optical device; etching the device in a single etching step so as to define each waveguide core by removing material from the core material layer and at least some material from the first cladding layer, so that the first cladding layer forms a mesa formation under each waveguide core, wherein the grey-scale masking is formed and arranged so that the core material layer is etched to a different depth in the first region than in the second region.
- 12. The method according to claim 11, wherein the grey-scale masking is configured to break down after a predetermined period of etching.
- 13. The method according to any of the preceding claims, wherein the substrate is made of silicon.
- 14. The method according to claim 13, wherein the first cladding layer is made predominantly of silicon dioxide.
- 15. The method according to claim 11, wherein the core material layer is made of silica based glass.
- 16. The method according to claim 11, whereon a second cladding layer is formed over the waveguide cores and the first cladding layer.
- 17. An optical component comprising a plurality of different optical devices integrated in a single planar lightguide circuit (PLC) chip, each device comprising a plurality of waveguides, each waveguide comprising a waveguide core disposed on a first cladding layer, each waveguide core being disposed on a respective mesa formation formed in the first cladding layer, wherein the mesa formation has the same predetermined height in all the waveguides on the chip and wherein at least one dummy waveguide is provided in at least one of the optical devices and is formed and arranged so as to achieve a desired level of waveguide birefringence of said at least one optical device for the predetermined mesa height.
- 18. The optical component according to claim 17, wherein at least one said dummy waveguide is formed and arranged so as to achieve a minimum level of waveguide birefringence of said at least one optical device for the predetermined mesa height.
- 19. The optical component according to claim 17 or claim 18, wherein the predetermined mesa height is the optimum height to achieve minimum birefringence in another of the optical devices in the chip.
- 20. The optical component according to claim 17, wherein the plurality of different optical components comprises at least one AWG having a plurality of said dummy waveguides provided therein, one said dummy waveguide being disposed on each side of each array waveguide of said AWG, and the dummy waveguides are formed and arranged such that the percentage increase in length between one array waveguide and the next array waveguide is substantially the same as the percentage increase in length between one dummy waveguide and the next dummy waveguide.
Priority Claims (1)
Number |
Date |
Country |
Kind |
0312893.1 |
Jun 2003 |
GB |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims foreign priority benefits under 35 U.S.C. §119 to co-pending British patent application number 0312893.1, filed Jun. 5, 2003. This related patent application is herein incorporated by reference in its entirety.