Integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects

Information

  • Patent Grant
  • 11169326
  • Patent Number
    11,169,326
  • Date Filed
    Monday, January 14, 2019
    5 years ago
  • Date Issued
    Tuesday, November 9, 2021
    2 years ago
Abstract
Integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects are provided. An example optical interconnect joins first and second optical conduits. A first direct oxide bond at room temperature joins outer claddings of the two optical conduits and a second direct bond joins the inner light-transmitting cores of the two conduits at an annealing temperature. The two low-temperature bonds allow photonics to coexist in an integrated circuit or microelectronics package without conventional high-temperatures detrimental to microelectronics. Direct-bonded square, rectangular, polygonal, and noncircular optical interfaces provide better matching with rectangular waveguides and better performance. Direct oxide-bonding processes can be applied to create running waveguides, photonic wires, and optical routing in an integrated circuit package or in chip-to-chip optical communications without need for conventional optical couplers. An example wafer-level process fabricates running waveguides, optical routing, and direct-bonded optical interconnects for silicon photonics and optoelectronics packages when two wafers are joined.
Description
BACKGROUND

In the past, conventional fabrication of silicon and silicon dioxide (silica) optical waveguides traditionally relied on high temperatures that exceeded 1000° C. Such high temperatures damaged or weakened microelectronic devices. Conventional waveguides based on silicon and silicon dioxide also required a light-bending radius that was too large to include such optoelectronic circuits on small electronic dies and chips. Ongoing efforts aim to fully integrate silicon photonics with conventional microelectronics in unified packages, where optical interconnects provide faster data transfer between dies and microchips, and also faster data transfer within the dies and chips themselves.


Silicon, as a good conductor of infrared light, has become important to optoelectronics and provides many technical and economic advantages. Silicon photonics can combine the advantages of photonics with the widespread use of silicon in conventional CMOS manufacturing. Photonics offers high-performance communication, low power of operation, and small size and weight. CMOS offers volume production, low cost, miniaturization, and high integration. Silicon photonics therefore provides high integration, miniaturization, higher bandwidth, lower cost, and lower power of operation. Micro-optoelectronic integration using silicon photonics also cuts the cost of optical links.


Compound semiconductors for optoelectronics and silicon photonics combine an element from group III of the periodic table (e.g., In, Ga, Al) with an element from group V of the periodic table (e.g., As, P, Sb, N). This yields twelve different III-V compounds, but the most commercially useful of these are currently GaAs, InP, GaN, and GaP. On a silicon substrate it is very difficult to epitaxially grow quality III-V semiconductor materials needed for mass-produced construction of photonic devices. Fabrication procedures such as etching are completely different from silicon processes. Moreover, contamination from III-V semiconductors must be completely prevented from contact or inclusion with the silicon of silicon electronics. Thus, it is difficult to introduce III-V semiconductor compounds into silicon electronics. Polymer waveguides of organic compounds cause less damage to electronic devices, but they are limited to the uppermost layers available only after electronic circuits have been completed, or to other locations isolated from the electronic devices being fabricated because they cannot withstand the high temperatures present in electronic device fabrication.


Silicon photonic circuits most often operate in the infrared at a wavelength of 1550 nanometers, at which silicon becomes a good conduit for transmission of the infrared optical beams. A top and bottom cladding of silicon dioxide (silica) on a waveguide structure made of silicon confines the infrared light within the silicon due to differences in the refraction indices of silicon and silicon dioxide, similar in some respects to how light is conducted in a fiber optic filament. Silicon photonic devices that use such silicon waveguides can be constructed by semiconductor fabrication techniques previously used exclusively for microelectronics. Since silicon is already used as the substrate in most conventional integrated circuits for microelectronics, hybrid devices in which the optical and electronic components are integrated onto a single microchip can be made with conventional semiconductor fabrication processes, sometimes even without retooling.


Processes that fabricate photonic devices using silicon and silicon dioxide can also utilize conventional silicon on insulator (SOI) techniques that are already well-known in microelectronics, providing a SOI waveguide layer on a wafer, to which optical dies such as LEDs, lasers, and photodetectors may be conventionally attached by less-than-ideal means.


SUMMARY

Integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects are provided. An example optical interconnect joins first and second optical conduits. A first direct oxide bond at room temperature joins outer claddings of the two optical conduits and a second direct bond joins the inner light-transmitting cores of the two conduits at an annealing temperature. The two low-temperature bonds allow photonics to coexist in an integrated circuit or microelectronics package without conventional high-temperature photonics processes destroying the microelectronics. Direct-bonded square, rectangular, polygonal, and noncircular optical interfaces provide better matching with rectangular waveguides and better performance. Direct oxide-bonding processes can be applied to create running waveguides, photonic wires, and optical routing in an integrated circuit package or in chip-to-chip optical communications without need for conventional optical couplers. An example wafer-level process fabricates running waveguides, optical routing, and direct-bonded optical interconnects for a silicon photonics-microelectronics package when two wafers are joined.


This summary is not intended to identify key or essential features of the claimed subject matter, nor is it intended to be used as an aid in limiting the scope of the claimed subject matter.





BRIEF DESCRIPTION OF THE DRAWINGS

Certain embodiments of the disclosure will hereafter be described with reference to the accompanying drawings, wherein like reference numerals denote like elements. It should be understood, however, that the accompanying figures illustrate the various implementations described herein and are not meant to limit the scope of various technologies described herein.



FIG. 1 is a diagram of an example optoelectronics package with components coupled by an optically-enabled interposer with direct-bonded waveguide interface joints.



FIG. 2 is a diagram of an example optical interface between example optical conduits.



FIG. 3 is a diagram of an example optical interface with noncircular cross-section, between example optical conduits.



FIG. 4 is a diagram of example optical waveguides and optical traces with waveguide interface joints created by processes that include direct bonding at low-temperatures.



FIG. 5 is a diagram of an example substrate, such as a silicon on insulator (SOI) substrate, with photonic waveguides as optical traces attached to the substrate via direct bonding techniques.



FIG. 6 is a diagram of an example integrated optical waveguide fabricated by a wafer-level process.



FIG. 7 is a diagram of example mode profiles of a silicon ribbed waveguide with dimensions suitable for optical routing and chip-to-chip communications via integrated optical waveguides and direct-bonded waveguide interface joints.



FIG. 8 is a flow diagram of an example method of making an integrated optical waveguide in a wafer-level process





DESCRIPTION
Overview

This disclosure describes integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects. Example processes and apparatuses described herein provide various ways of using direct bonding techniques to create integrated optical waveguides, direct-bonded waveguide interface joints, photonic wire, and chip-to-chip optical routing. Optical transmission and routing terms and phrases, such as “optical conduit,” “optical trace,” “waveguide,” “photonic wire,” “optical circuit,” and component parts of these, may be used somewhat interchangeably herein, depending on context.


An example optical interconnect joins first and second optical conduits. A first direct oxide bond performed at room temperature joins outer claddings of the two optical conduits, and a second direct bond joins the inner light-transmitting cores of the two conduits at an annealing temperature, for example. The second direct bonding of the inner cores is formed during an annealing process due to the differential in coefficients of thermal expansion between the outer cladding and the inner core of each optical conduit being joined. These two low-temperature bonds allow photonics processes to be applied in a single integrated circuit or microelectronics package without conventional high-temperature photonics processes destroying the microelectronics. Direct-bonded square, rectangular, polygonal, and noncircular optical interfaces with no gaps or minimal gaps in the interface between surfaces, and no detrimental extra layers added to make the interface, provide better matching with rectangular waveguides and provide better performance. Direct oxide-bonding processes can be applied to create running waveguides, photonic wires, and optical routing in an integrated circuit package or in chip-to-chip optical communications without need for conventional optical couplers. An example wafer-level process fabricates running waveguides, optical routing, and direct-bonded optical interconnects for a silicon photonics-microelectronics package when two wafers are joined.


The example integrated optical waveguides, direct-bonded waveguide interface joints, optical routing and interconnects described herein provide nano-small geometrical structures for compatibility with silicon electronics, so that very small optoelectronics packages may be produced.


The example integrated waveguides described herein can accommodate passive and dynamic photonic devices, wavelength filters, modulators, as well as compatibility with light emission functions, and light detection functions with low propagation loss.


The example optical waveguides used as photonic routing can have nano-small core dimensions and micrometer-scale bending sections to match the scale of microelectronic circuits. The example waveguides can be constructed on silicon-on-insulator (SOI) substrates, where the uppermost silicon layer of the SOI substrate is employed as the waveguide core, eliminating the need to specially form the core material. The cladding material can be silica-based compounds like silicon dioxide, formed by low-temperature processes, plasma-enhanced chemical vapor deposition, and so forth. Bonding between materials at the example optical interfaces can be performed by low-temperature DBI or ZIBOND direct bonding processes (Xperi Corporation, San Jose, Calif.). These features result in optoelectronic packages that have low power consumption and low packaging cost.


Example Systems


FIG. 1 shows an example optoelectronics package 100, with an optoelectronic computing chip 102 optically coupled with an optoelectronic memory stack 104 through an optically-enabled interposer 106. The interposer 106 may be a substrate or part of a substrate, or may be an optoelectronic chip in its own right.


The interposer 106 has one or more optical conduits 108 built into the interposer 106. In an implementation, the optical conduits 108 may include a waveguide or a photonic wire. In a silicon photonics implementation, a ribbed and/or rectangular waveguide version of the optical conduits 108 may transmit or guide (“conduct”) infrared light as optical communications power.


The optical conduits 108 each generally include an inner core 110 surrounded by an outer cladding 112. The inner core 110 transmits optical power in one of several possible modes, while the outer cladding 112 confines the infrared light within the silicon inner core 110 due to differences in the refraction indices of silicon and silicon dioxide. In a rectangular waveguide implementation of the optical conduits 108, top and bottom claddings 112 of silicon dioxide on a silicon waveguide structure of rectangular cross-section confine the infrared light within the silicon. In a ribbed implementation of the silicon waveguide optical conduits 108, a rectangular rib on one side of the rectangular waveguide structure guides, directs, and/or bends the optical power wavefront. Example optical interfaces 114 optically join device optical conduits 116 & 118 of the optoelectronic computing chip 102 and of the optoelectronic memory stack 104 with the optical conduits 108 of the interposer 106, in this example.



FIG. 2 shows an example optical interface 114 between example optical conduit 116 and optical conduit 108. The optical interface 114 may also include electrical contacts bonded to each other with low-temperature direct bonds (not shown). The example optical interface 114 provides a direct bonding waveguide interface joint. A first example technique applies direct oxide bonding to create the optical interface 114 between a first optical component, such as the photonics of the optoelectronic computing chip 102 and a second optical component, such as an optical waveguide version of the optical conduits 108 of the interposer 106. The example technique for making optical interfaces can be used in the construction of 3D and 2.5D photonic integrated circuits, for example.


In the example process for creating an optical interface 114, an inner core 110 of the optical conduits 116 & 108 may be made of a first material that conducts light at one or more wavelengths. The inner light-transmitting material may be silicon (Si), or other optical materials such as Zr02, HfO2, TiO2, LiNbO3, Nb2O5, SrTiO3, or ZnS, for example. The outer cladding 112 of the optical conduits 116 & 108 has a lower refractive index than the material that makes up the inner core 110 of the optical conduits 116 & 108, so that the inner core 110 transmits the light and the outer cladding 112 reflects or refracts light that is leaving the inner core 110 back into the inner core 110. The outer cladding material may be silicon dioxide (SiO2) in the case of a silicon inner core 110, for example, or may be a polymer, such as polyimide, parylene, or other material with a suitable refractive index with respect to the material of the inner core 110 of the optical conduits 116 & 108.


In an implementation, through a direct bonding process, such as a direct oxide bonding process or an oxide-to-oxide direct bonding process, the outer cladding 112 is joined to a counterpart of the same material on the other side of the interface 114. In an implementation, the example direct oxide-bonding process takes place at room temperature, with minimal or no gaps, between surfaces being joined, and no detrimental extra layers created or introduced into the optical interface 114 during the process.


Depending on materials and process, there may be an allowable gap 200 or multiple partial gaps between the inner cores 110, at the surfaces being joined, or there may be no gaps. A permissible gap 200 has a gap size (vertical gap) less than one-quarter of the wavelength of the operational optical signal being conducted as electromagnetic waves. The gap 200 is shown as exaggerated in FIG. 2, for purposes of illustration. For silicon photonics, using silicon as the inner core 110 of a conduit 108, the signal is often conducted by infrared light at a wavelength of approximately 1550 nanometers, or in the range of approximately 1100-1550 nanometers. So in some circumstances, a gap 200 of less than approximately 387.5 nanometers is permissible in the interface between conduits 108 & 116, either as part of a fabrication process or a defects. The inner cores 110 of the optical conduits 116 & 108, within the respective outer claddings 112, are also direct-bonded in a second step to their counterparts of inner core material on the other side of the interface 114, during an annealing step or separate annealing process, for example. The annealing process may have an annealing temperature that is at least slightly higher than room temperature, but is still a very low-temperature when compared with conventional fabrication temperatures for conventional optical waveguides. The direct-bonding of the inner cores 110 to each other to complete the optical interface 114 also introduces minimal or no gaps and no detrimental extra layers of material into the interface 114 being formed, during the process.


The first direct oxide bond and the second direct bond join the first optical conduit 116 and the second optical conduit 108 together in a layerless join or a join with no detrimental intervening layers between the first optical conduit 116 and the second optical conduit 108. Likewise, the first direct oxide bond and the second direct bond join the first optical conduit 116 and the second optical conduit 108 together in a join with no gap or permissible gap between the first optical conduit 116 and the second optical conduit 108.


The optical interface 114 may also include electrical contacts associated with each of the first optical conduit 116 and the second optical conduit 108, wherein a first set of electrical contacts of the first optical conduit 116 are direct oxide bonded or direct bonded to a second set of electrical contacts of the second optical conduit at the optical interface 114.


In an implementation, an example apparatus includes a first optical conduit 116 on a first side of an optical interface 114 of a photonic device, a second optical conduit 108 on a second side of the optical interface 114 of the photonic device, and a first direct oxide bond between outer claddings 112 of the first optical conduit 116 and the second optical conduit 108. There is a second direct bond between inner cores 110 of the first optical conduit 116 and the second optical conduit 108. The apparatus may further include a first optical component 102 on the first side of the optical interface 114, the first optical component 102 having at least a first planar surface exposing a cross-section of the first optical conduit 116, and a second optical component 104 on the second side of the optical interface 114. The second optical component 104 also has at least a second planar surface exposing a cross-section of the second optical conduit 108, which may be an optical waveguide. The second optical conduit 108 also has an inner core 110 and an outer cladding 112 around the inner core 110.


The first direct oxide bond between the outer claddings 112 of the two optical conduits 116 & 108 can be an oxide bond formed at room temperature, such as a ZIBOND brand of direct oxide-to-oxide bonding (Xperi Corporation, San Jose, Calif.). The second direct bond of the inner cores 110 can be a metal-to-metal, semiconductor-to-semiconductor, or photonic-material-to-photonic-material bond formed at an annealing temperature used for strengthening, curing or setting the previous direct oxide bond for the outer claddings 112. For example, two surfaces of silicon may form crystal lattice bonds at the optical interface with each other. ZIBOND bonding is a low-temperature wafer-to-wafer or die-to-wafer bonding technique between wafers or dies with the same or different coefficients of thermal expansion (CTE), using a low-temperature homogeneous (oxide-to-oxide) direct bonding technology. ZIBOND bonding offers multiple benefits over conventional bonding techniques such as adhesives, anodic bonding, eutectic bonding and glass frit. Bonding is performed at room temperature, which enhances overall yield and reliability, by eliminating the negative effects associated with coefficient of expansion (CTE) mismatch, warpage and distortion. Higher throughput and lower cost-of-ownership are realized by using industry-standard wafer alignment and bonding equipment. Without requiring elevated temperature or high pressure during bonding, the high-throughput of the ZIBOND bonding fabrication process minimizes cost-of-manufacturing during mass-production for high volume market applications. During ZIBOND processing, industry standard dielectric surfaces like silicon dioxide or silicon carbide nitride are polished to low surface roughness using conventional chemical-mechanical polishing (CMP) tools, and nitrogen-based chemistries are applied through conventional plasma etch processing. Prepared wafer surfaces are then simply aligned and placed together, resulting in the spontaneous formation of chemical bonds between die and/or wafers. A very strong, low distortion chemical bond with a bond strength about half the strength of silicon can be obtained at room temperature, and a reliable hermetic bond stronger than silicon can be obtained after moderate heating to about 150° C. in batch processes outside of the alignment and placement tool, for example.



FIG. 3 shows an example optical interface 114 between the first optical conduit 116 and the second optical conduit 108, with a noncircular cross-section 402 in a plane of the optical interface 114. The optical interface 114 may also include electrical contacts bonded to each other with low-temperature direct bonds (not shown). The example optical interface 114 provides a direct bonding waveguide interface joint. In an implementation, the optical interface 114 comprises a join having a noncircular cross-section between the first outer cladding 112 of the first optical conduit and the second outer cladding 112 of the second optical conduit in the plane of the optical interface. The optical interface 114 also has a noncircular join between the first inner core 110 of the first optical conduit and the second inner core 110 of the second optical conduit.


In one instance, the optical interface 114 may have a rectangular cross-section, a square cross-section, or a polygonal cross-section in a plane of the optical interface 114. In some cases, the first optical conduit 108 on one side of the optical interface 114 has a noncircular, rectangular, square, or polygonal cross-section and the other optical conduit 116 has a circular cross-section in the plane of the optical interface.



FIG. 4 shows example optical waveguides 400 created by processes that include direct bonding at low-temperatures. The optical waveguides 400, including ribbed waveguides 402, can be routed as optical traces 404 or photonic wires in microelectronic and optoelectronic circuit layouts. The low-temperature direct bonding technique can also be used to attach the optical waveguides 400 to chips 102 & 406 and to other components with example optical interfaces 114 in ways that can eliminate the need for optical couplers in chip-to-chip communications. The example optical interface 114 provides a direct bonding waveguide interface joint between the optical traces 404 and the optoelectronic microchip 406. The waveguides 400, fabricated using low-temperature bonding techniques, can be formed as optical traces 404 along the surface layers of chips 406, and between chips, to provide optical routing similar to the routing of electrical conductors, at reduced size over conventional optical channels.


An example optoelectronic apparatus includes an optical trace 404 bonded to a die or a chip 406 made at least in part of a semiconductor material, and a direct oxide bond between the optical trace 404 and the die or chip 406. The direct oxide bond may be an oxide-to-oxide bond formed at room temperature or at a temperature near or below room temperature. Material used for the waveguides 400 employed at optical traces 404 are optically transparent or photonic materials, including some semiconductors. The direct oxide bond itself can be optically transparent, or optically transparent at least in part.


In one layout, the optical trace 404 transmits a light or electromagnetic radiation between a first die or chip 102 and a second die, chip 104, or stack of dies. The optical trace 404 may be directly oxide-bonded to a first die or chip 102 and to a second die or chip 104. The optical trace 404 can provide an optical path between the first die or chip 102 and the second die 104 or chip without conventional inline optical couplers.


In an implementation, on a given die or microchip 406, the optical trace 404 may be a rib member 408 of an optical waveguide. The rib member 408 is direct bonded 410 to a semiconductor material of the die or microchip 406 to make the optical waveguide 402 serving as an optical trace 404, wherein the optical waveguide 402 comprises the rib member 408, the direct bond 410, and the semiconductor material of the die or the microchip 406.



FIG. 5 shows a substrate, such as a silicon on insulator (SOI) substrate 500, with photonic waveguides as optical traces 404 attached to the substrate 500 via direct bonding techniques. The optical traces 404 are routed on the substrate 500 to and between microchips 502 & 504 & 506. The optical traces 404 may be rectangular waveguides 400 or ribbed waveguides 402. In an implementation, only the rib member 408 is direct-bonded to a semiconductor material of the substrate 500, such as a silicon on insulator (SOI) substrate 500, to create waveguides 400 & 402 for routing optical paths. The tops of waveguides 400 and 402 may be clad with an oxide 112 of suitable refractive index, such as silicon dioxide, to complete the waveguide structures. The waveguides 400 & 402 may also be attached as a layer of semiconductor, for example, to an SOI wafer or substrate, and then etched into waveguide structures 400 & 402 and topped with silicon dioxide or other material with suitable index of refraction to make optical waveguide structures 400 and 402. The optical traces 404 as completed waveguides can provide a continuous optical trace 404, an optical bus, and an unbroken optical pathway between the multiple dies or microchips 502 & 504 & 506 across the substrate 500, using low-temperature direct bonding techniques.


The low-temperature direct bonding techniques are used to attach the optical traces 404 to chips 502 & 504 & 506 and to other optoelectronic components with example optical interfaces 114 that eliminate the need for optical couplers in chip-to-chip communications. The example optical interfaces 114 provides direct bonding waveguide interface joints between the optical traces 404 and optoelectronic microchips 502 & 504 & 506.



FIG. 6 shows an example photonic or optoelectronic apparatus, such as an integrated optical waveguide 600, fabricated by wafer-level fabrication. The wafers for making the optoelectronic apparatus may have dies for optoelectronics or microelectronics, and may also have optical devices with III-V semiconductor optical compounds, mounted to one or more of the wafers.


To make the example apparatus or integrated optical waveguide 600, an example process includes coupling optical components and electrical contacts together across an optical interface at a single bonding surface between the wafers, while simultaneously fabricating photonic waveguides for optical routing in the optoelectronic package or structure being formed. The use of low-temperature direct oxide bonds in this example process allows unification or convergence of silicon photonics and microelectronics together in the same wafer-produced package. Some aspects of the example process can also be used to form waveguides in die-to-die processes or to perform vertical direct optical coupling and electrical coupling of contacts from one die to another with minimal or no gaps and no detrimental extra layers, and without requiring underfill or bumps.


In one implementation, a channel 602 is etched in a first wafer 604 of silicon to make a silicon pillar 606 surrounded by the channel 602 in the first wafer 604. The channel 602 may be filled with a dielectric that has a suitable refractive index relative to the silicon to create an optical conduit and part of a waveguide.


A recess 608 is formed in the first wafer 604 of silicon in an area around the channel 602 and silicon pillar 606. A first oxide material is deposited in the recess 608 for later purposes of direct oxide-bonding between wafers, at low-temperature.


On a second wafer 610 made of silicon, a trench 612 is etched, having an angled side 614, such as at least one 45 degree side in the trench 612. A second oxide is deposited in the trench 612. The oxide deposited in the trench 612 of the second wafer 610 may be the same oxide as deposited in the recess 608 of the first wafer 604.


The trench-side of the second wafer 610 is bonded to at least an oxide layer 616 of a third wafer 618 to make an interposer 620. The interposer 620 may be thinned at this point, as desired. The first wafer 604 is then bonded to the interposer 620 by direct oxide-to-oxide-bonding of the first oxide in the recess 608 of the first wafer 604 to at least the oxide in the trench 614 of the second wafer 610 to make the example integrated waveguide 600 of silicon, or other optical apparatuses bonded at a single waveguide interface plane with direct oxide bonding.


Prior to bonding the first wafer 604 to the interposer 620 to make the integrated waveguide 600, the silicon pillar 606 of the optical conduit of the first wafer 604 is aligned with the angled side 614 of the trench 612 of the interposer 620 in order to fabricate an optical pathway 622 that connects optical power between a component 624 mounted on the first wafer 604 and the integrated waveguide 600. In an implementation, the integrated waveguide 600 guides the optical power around a corner formed by the angled side 614 of the trench 612 of the interposer 620, that is, from a vertical silicon pillar 606, for example, to a horizontal layer 626 of the silicon.


In an implementation, aligning the silicon pillar 606 with a 45 degree side 614 of the trench 612 prior to the bonding makes an integrated waveguide 600 capable of guiding infrared light propagating vertically from the silicon pillar 606 through a 90 degree change in direction into the horizontally disposed silicon layer 626 in the interposer 620.


The example process may use direct oxide-to-oxide-bonding between the oxide in the recess 608 of the first wafer 604 and the oxide in the trench 612 of the second wafer 610 or interposer 620, with the bonding at room temperature, which favors microelectronics located in the same vicinity, as higher temperatures can be detrimental to the microelectronics. The low bonding temperature also allows optoelectronic components with III-V semiconductor compounds to be fully finished and mounted prior to the bonding. Conventionally, components with III-V semiconductor compounds need special handling because they cannot withstand conventional microelectronics bonding temperatures.


The silicon of the pillar 606 and the silicon in the top horizontal layer 626 of the interposer 620 are joined together at the same time as the oxide interface, with spontaneous crystal lattice bonding at an annealing temperature slightly higher than room temperature.



FIG. 7 shows diagrams of direct oxide-to-oxide bond-enabled silicon ribbed waveguides and example mode profiles. At dimensions of W=1.4 μm, H=1.5 μm, and r=0.39 at 1.55 μm, an example polarization-independent SOI ribbed waveguide has a fundamental transverse electric-like (TE-like) mode 702 (Ex field profile) with no electric field in the direction of propagation, and the example polarization-independent SOI ribbed waveguide has a fundamental transverse magnetic-like (TM-like) mode 704 (intensity profile) with no magnetic field in the direction of propagation.



FIG. 8 shows an example method of making an integrated optical waveguide in a wafer-level process. Operations of the example method are shown in individual blocks.


At block 802, a channel is etched in a first wafer of silicon to make a silicon pillar surrounded by the channel in the first wafer. The method is not limited to silicon, but can be implemented in silicon as an example, to combine optical communications with microelectronics in a silicon photonics package.


At block 804, the channel may be filled with a dielectric or other material of suitable refractive index. The dielectric and the pillar being surrounded by the dielectric comprise an optical conduit for infrared light, in the case of silicon.


At block 806, the silicon on one side of the first wafer is etched or otherwise removed to form a recess around the optical conduit on that side of the first wafer.


At block 808, a first oxide is deposited in the recess.


At block 810, a trench is etched on a second wafer made of silicon, the trench having an angled side, such as at least one 45 degree side.


At block 812, a second oxide is deposited in the trench of the second wafer. The second oxide may be the same oxide compound as deposited in the recess of the first wafer, at block 808, or may be a different oxide.


At block 814, a trench side of the second wafer is bonded to an oxide layer of a third silicon wafer, such as a silicon on insulator (SOI) wafer, to make an interposer.


At block 816, the first wafer with the optical conduit is bonded to the interposer after alignment to make an integrated waveguide of silicon, including direct oxide-to-oxide-bonding of the first oxide in the recess of the first wafer to at least the second oxide in the trench of the second wafer.


In the specification and following claims: the terms “connect,” “connection,” “connected,” “in connection with,” and “connecting,” are used to mean “in direct connection with” or “in connection with via one or more elements.” The terms “couple,” “coupling,” “coupled,” “coupled together,” and “coupled with,” are used to mean “directly coupled together” or “coupled together via one or more elements.”


While the present disclosure has been disclosed with respect to a limited number of embodiments, those skilled in the art, having the benefit of this disclosure, will appreciate numerous modifications and variations possible given the description. It is intended that the appended claims cover such modifications and variations as fall within the true spirit and scope of the disclosure.

Claims
  • 1. An apparatus, comprising; an optoelectronic chip comprising a first optical conduit on a first side of an optical interface, the first optical conduit comprising a vertical portion extending vertically to the optical interface;an interposer comprising a second optical conduit on a second side of the optical interface, the second optical conduit comprising a lateral portion extending laterally relative to the vertical portion of the first optical conduit;a first bond along the optical interface, the first bond comprising a direct bond between outer claddings of the first optical conduit and the second optical conduit; anda second bond along the optical interface, the second bond comprising a direct bond between inner cores of the first optical conduit and the second optical conduit.
  • 2. The apparatus of claim 1, wherein: the optoelectronic chip comprises a first planar surface exposing a cross-section of the first optical conduit, the first optical conduit comprising a first inner core and a first outer cladding around the first inner core; andthe interposer comprises an optical component on the second side of the optical interface, the optical component comprising a second planar surface exposing a cross-section of the second optical conduit, the second optical conduit comprising a second inner core and a second outer cladding around the second inner core, the first outer cladding directly bonded to the second outer cladding and the first inner core directly bonded to the second inner core.
  • 3. The apparatus of claim 2, wherein one or both of the optoelectronic chip and the optical component comprise an optical waveguide.
  • 4. The optical apparatus of claim 1, wherein the first bond comprises a direct oxide bond formed at room temperature, and the second bond is formed at an annealing temperature of the direct oxide bond.
  • 5. The apparatus of claim 1, wherein a composition of a first inner core of the first optical conduit and a second inner core of the second optical conduit is selected from the group consisting of Si, ZrO2, HfO2, TiO2, LiNbO3, Nb2O5, SrTiO3, and ZnS.
  • 6. The apparatus of claim 1, wherein a composition of a first outer cladding of the first optical conduit and a second outer cladding of the second optical conduit is selected from the group consisting of SiO2, a low k dielectric material, a polymer, a polyimide, a benzocyclobutene (BCB), and a parylene.
  • 7. That apparatus of claim 1, further comprising an optical interface between the first optical conduit and the second optical conduit with a noncircular cross-section in a plane of the optical interface.
  • 8. The apparatus of claim 7, wherein the optical interface further comprises a joint having a noncircular cross-section between a first outer cladding of the first optical conduit and a second outer cladding of the second optical conduit in the plane of the optical interface; and wherein the optical interface further comprises a noncircular joint between a first inner core of the first optical conduit and a second inner core of the second optical conduit.
  • 9. The apparatus of claim 7, wherein the optical interface comprises a rectangular cross-section, a square cross-section, or a polygonal cross-section in a plane of the optical interface.
  • 10. The apparatus of claim 7, wherein one of the first optical conduit or the second optical conduit on one side of the optical interface has a noncircular, rectangular, polygonal, or square cross-section and the other optical conduit has a circular cross-section in the plane of the optical interface.
  • 11. The apparatus of claim 1, wherein the first bond and the second bond join the first optical conduit and the second optical conduit together in a layerless joint with no intervening layers between the first optical conduit and the second optical conduit; and wherein the first bond and the second bond join the first optical conduit and the second optical conduit together in a gapless joint with no intervening gap between the first optical conduit and the second optical conduit.
  • 12. The apparatus of claim 1, further comprising electrical contacts associated with each of the first optical conduit and the second optical conduit, wherein a first set of electrical contacts of the first optical conduit are direct bonded to a second set of electrical contacts of the second optical conduit at the optical interface.
  • 13. The apparatus of claim 1, wherein the optoelectronic chip comprises an optoelectronic computing chip.
  • 14. The apparatus of claim 13, further comprising an optoelectronic memory stack mounted on the interposer laterally spaced from the optoelectronic computing chip, the optoelectronic computing chip and the optoelectronic memory stack optically coupled by way of the interposer.
  • 15. The apparatus of claim 14, wherein a third optical conduit of the optoelectronic memory stack is directly bonded to a fourth optical conduit of the interposer.
  • 16. An apparatus, comprising; an optoelectronic chip comprising a first optical conduit on a first side of an optical interface;an interposer comprising a second optical conduit on a second side of the optical interface;a first bond along the optical interface, the first bond comprising a direct bond between outer claddings of the first optical conduit and the second optical conduit; anda second bond along the optical interface, the second bond comprising a direct bond between inner cores of the first optical conduit and the second optical conduit,wherein the interposer comprises a second optoelectronic chip.
  • 17. The apparatus of claim 1, wherein the interposer comprises a substrate.
  • 18. An apparatus, comprising; a first optical conduit on a first side of an optical interface, the first optical conduit comprising a first set of electrical contacts;a second optical conduit on a second side of the optical interface, the second optical conduit comprising a second set of electrical contacts;a first bond along the optical interface, the first bond comprising a direct bond between outer claddings of the first optical conduit and the second optical conduit;a second bond along the optical interface, the second bond comprising a direct bond between inner cores of the first optical conduit and the second optical conduit; anda third bond along the optical interface, the third bond comprising a direct bond between a first electrical contact of the first set of electrical contacts and a second electrical contact of the second set of electrical contacts.
  • 19. The apparatus of claim 18, further comprising: a first optical component on the first side of the optical interface, the first optical component comprising a first planar surface exposing a cross-section of the first optical conduit, the first optical conduit comprising a first inner core and a first outer cladding around the first inner core; anda second optical component on the second side of the optical interface, the second optical component comprising a second planar surface exposing a cross-section of the second optical conduit, the second optical conduit comprising a second inner core and a second outer cladding around the second inner core, the first outer cladding directly bonded to the second outer cladding and the first inner core directly bonded to the second inner core.
  • 20. The apparatus of claim 19, wherein the first optical component comprises an optoelectronic chip.
  • 21. The apparatus of claim 20, further comprising a third optical component mounted to the second optical component, the third optical component laterally offset from the first optical component.
  • 22. The apparatus of claim 21, wherein the third optical component comprises an optoelectronic memory stack.
RELATED APPLICATIONS

The patent application claims the benefit of priority to U.S. Provisional Patent Application No. 62/635,314 to Huang et al., filed Feb. 26, 2018, entitled, “Integrated optical waveguides, direct-bonded waveguide Interface joints, optical routing and Interconnects,” and incorporated by reference herein in its entirety.

US Referenced Citations (244)
Number Name Date Kind
4998665 Hayashi Mar 1991 A
5015052 Ridgway et al. May 1991 A
5087585 Hayashi Feb 1992 A
5225797 Schary et al. Jul 1993 A
5322593 Hasegawa et al. Jun 1994 A
5363464 Way et al. Nov 1994 A
5408053 Young Apr 1995 A
5471090 Deutsch et al. Nov 1995 A
5753536 Sugiyama et al. May 1998 A
5771555 Eda et al. Jun 1998 A
5785874 Eda Jul 1998 A
5985739 Plettner et al. Nov 1999 A
5998808 Matsushita Dec 1999 A
6008126 Leedy Dec 1999 A
6080640 Gardner et al. Jun 2000 A
6108472 Rickman Aug 2000 A
6115264 Nosaka Sep 2000 A
6265775 Seyyedy Jul 2001 B1
6300161 Goetz et al. Oct 2001 B1
6374770 Lee Apr 2002 B1
6418029 McKee et al. Jul 2002 B1
6423640 Lee et al. Jul 2002 B1
6442321 Berini Aug 2002 B1
6465892 Suga Oct 2002 B1
6614960 Berini Sep 2003 B2
6638808 Ochi Oct 2003 B1
6713871 Searls et al. Mar 2004 B2
6759692 Ochi Jul 2004 B1
6782179 Bozhevolnyi et al. Aug 2004 B2
6801691 Berini Oct 2004 B2
6868258 Hayata et al. Mar 2005 B2
6887769 Kellar et al. May 2005 B2
6908027 Tolchinsky et al. Jun 2005 B2
6936854 Iwasaki et al. Aug 2005 B2
7010183 Estes et al. Mar 2006 B2
7045453 Canaperi et al. May 2006 B2
7078811 Suga Jul 2006 B2
7105980 Abbott et al. Sep 2006 B2
7126212 Enquist et al. Oct 2006 B2
7193423 Dalton et al. Mar 2007 B1
7339798 Chakravorty Mar 2008 B2
7354798 Pogge et al. Apr 2008 B2
7355836 Radhakrishnan et al. Apr 2008 B2
7626216 McKinzie, III Dec 2009 B2
7705691 Lu et al. Apr 2010 B2
7741724 Morikawa et al. Jun 2010 B2
7746663 Hashimoto Jun 2010 B2
7750488 Patti et al. Jul 2010 B2
7803693 Trezza Sep 2010 B2
8009763 Risk et al. Aug 2011 B2
8130821 Hopkins et al. Mar 2012 B2
8183127 Patti et al. May 2012 B2
8241961 Kim et al. Aug 2012 B2
8314007 Vaufredaz Nov 2012 B2
8349635 Gan et al. Jan 2013 B1
8357931 Schieck et al. Jan 2013 B2
8377798 Peng et al. Feb 2013 B2
8441131 Ryan May 2013 B2
8476146 Chen et al. Jul 2013 B2
8476165 Trickett et al. Jul 2013 B2
8482132 Yang et al. Jul 2013 B2
8483253 Budd et al. Jul 2013 B2
8501537 Sadaka et al. Aug 2013 B2
8524533 Tong et al. Sep 2013 B2
8558636 Shin et al. Oct 2013 B2
8620164 Heck et al. Dec 2013 B2
8647987 Yang et al. Feb 2014 B2
8697493 Sadaka Apr 2014 B2
8698323 Mohammed et al. Apr 2014 B2
8716105 Sadaka et al. May 2014 B2
8802538 Liu Aug 2014 B1
8809123 Liu et al. Aug 2014 B2
8841002 Tong Sep 2014 B2
8916448 Cheng et al. Dec 2014 B2
8988299 Kam et al. Mar 2015 B2
9093350 Endo et al. Jul 2015 B2
9142517 Liu Sep 2015 B2
9171756 Enquist et al. Oct 2015 B2
9179584 La Porta et al. Nov 2015 B2
9184125 Enquist et al. Nov 2015 B2
9224704 Landru Dec 2015 B2
9230941 Chen et al. Jan 2016 B2
9257399 Kuang et al. Feb 2016 B2
9263186 Li et al. Feb 2016 B2
9299736 Chen et al. Mar 2016 B2
9312229 Chen et al. Apr 2016 B2
9331149 Tong et al. May 2016 B2
9337235 Chen et al. May 2016 B2
9368866 Yu Jun 2016 B2
9385024 Tong et al. Jul 2016 B2
9391143 Tong et al. Jul 2016 B2
9394161 Cheng et al. Jul 2016 B2
9431368 Enquist et al. Aug 2016 B2
9437572 Chen et al. Sep 2016 B2
9443796 Chou et al. Sep 2016 B2
9461007 Chun et al. Oct 2016 B2
9496202 Hashimoto Nov 2016 B2
9496239 Edelstein et al. Nov 2016 B1
9536848 England et al. Jan 2017 B2
9537199 Dang et al. Jan 2017 B2
9559081 Lai et al. Jan 2017 B1
9620481 Edelstein et al. Apr 2017 B2
9656852 Cheng et al. May 2017 B2
9671572 Decker et al. Jun 2017 B2
9723716 Meinhold Aug 2017 B2
9728521 Tsai et al. Aug 2017 B2
9741620 Uzoh et al. Aug 2017 B2
9799587 Fujii et al. Oct 2017 B2
9852988 Enquist et al. Dec 2017 B2
9881882 Hsu et al. Jan 2018 B2
9893004 Yazdani Feb 2018 B2
9929050 Lin Mar 2018 B2
9941241 Edelstein et al. Apr 2018 B2
9941243 Kim et al. Apr 2018 B2
9960142 Chen et al. May 2018 B2
10002844 Wang et al. Jun 2018 B1
10026605 Doub et al. Jul 2018 B2
9953941 Enquist Aug 2018 B2
10075657 Fahim et al. Sep 2018 B2
10204893 Uzoh et al. Feb 2019 B2
10269756 Uzoh Apr 2019 B2
10276619 Kao et al. Apr 2019 B2
10276909 Huang et al. Apr 2019 B2
10446487 Huang et al. Oct 2019 B2
20020000328 Motomura et al. Jan 2002 A1
20020003307 Suga Jan 2002 A1
20020131715 Brady Sep 2002 A1
20030081906 Filhaber May 2003 A1
20030168716 Lee et al. Sep 2003 A1
20040084414 Sakai et al. May 2004 A1
20040149991 Won Aug 2004 A1
20040155692 Ochi Aug 2004 A1
20040207043 Matsunaga et al. Oct 2004 A1
20050063134 Kim et al. Mar 2005 A1
20050135041 Kang et al. Jun 2005 A1
20050190808 Yonekura et al. Sep 2005 A1
20050231303 Chang et al. Oct 2005 A1
20060012966 Chakravorty Jan 2006 A1
20060017144 Uematsu et al. Jan 2006 A1
20060057945 Hsu et al. Mar 2006 A1
20060145778 Pleva et al. Jul 2006 A1
20070045814 Yamamoto et al. Mar 2007 A1
20070085165 Oh et al. Apr 2007 A1
20070096294 Ikeda et al. May 2007 A1
20070111386 Kim et al. May 2007 A1
20070147014 Chang et al. Jun 2007 A1
20070222048 Huang Sep 2007 A1
20070295456 Gudeman et al. Dec 2007 A1
20080124835 Chen et al. May 2008 A1
20080150821 Koch et al. Jun 2008 A1
20090052827 Durfee et al. Feb 2009 A1
20090206962 Chou et al. Aug 2009 A1
20090242252 Tanaka Oct 2009 A1
20110018657 Cheng et al. Jan 2011 A1
20110115579 Rofougaran May 2011 A1
20110290552 Palmateer et al. Dec 2011 A1
20120013499 Hayata Jan 2012 A1
20120147516 Kim et al. Jun 2012 A1
20120168217 Hsu et al. Jul 2012 A1
20120212384 Kam et al. Aug 2012 A1
20130009325 Mori et al. Jan 2013 A1
20130063863 Timler et al. Mar 2013 A1
20130105943 Lai et al. May 2013 A1
20130207234 Ikeda et al. Aug 2013 A1
20130265733 Herbsommer et al. Oct 2013 A1
20130286544 Azais Oct 2013 A1
20140001568 Wang et al. Jan 2014 A1
20140048908 Chen et al. Feb 2014 A1
20140116761 Lee et al. May 2014 A1
20140145338 Fujii et al. May 2014 A1
20140175629 Sun et al. Jun 2014 A1
20140175655 Chen et al. Jun 2014 A1
20140177189 Liu et al. Jun 2014 A1
20140184351 Bae et al. Jul 2014 A1
20140225795 Yu Aug 2014 A1
20140252635 Tran et al. Sep 2014 A1
20140264751 Chen et al. Sep 2014 A1
20140264948 Chou et al. Sep 2014 A1
20140294342 Offrein Oct 2014 A1
20140370658 Tong et al. Dec 2014 A1
20140377946 Cha et al. Dec 2014 A1
20150064498 Tong Mar 2015 A1
20150097298 Chen et al. Apr 2015 A1
20150194379 Chen et al. Jul 2015 A1
20150206902 Cheng et al. Jul 2015 A1
20150221571 Chaparala et al. Aug 2015 A1
20150235952 Pan et al. Aug 2015 A1
20150270209 Woychik et al. Sep 2015 A1
20150318618 Chen et al. Nov 2015 A1
20160077294 Jou et al. Mar 2016 A1
20160111404 Sanders et al. Apr 2016 A1
20160155677 Bonart et al. Jun 2016 A1
20160197630 Kawasaki Jul 2016 A1
20160233195 Nagai Aug 2016 A1
20160254345 Singh et al. Sep 2016 A1
20160291265 Kinghorn et al. Oct 2016 A1
20160309578 Park Oct 2016 A1
20160343682 Kawasaki Nov 2016 A1
20160372449 Rusu et al. Dec 2016 A1
20170019086 Dueweke Jan 2017 A1
20170062366 Enquist Mar 2017 A1
20170062409 Basker et al. Mar 2017 A1
20170179029 Enquist et al. Jun 2017 A1
20170194271 Hsu et al. Jul 2017 A1
20170200711 Uzoh et al. Jul 2017 A1
20170315299 Mathai et al. Nov 2017 A1
20170338214 Uzoh et al. Nov 2017 A1
20170343498 Kalnitsky et al. Nov 2017 A1
20180096931 Huang et al. Apr 2018 A1
20180174995 Wang et al. Jun 2018 A1
20180175012 Wu et al. Jun 2018 A1
20180182639 Uzoh et al. Jun 2018 A1
20180182666 Uzoh et al. Jun 2018 A1
20180190580 Haba et al. Jul 2018 A1
20180190583 DeLaCruz et al. Jul 2018 A1
20180191047 Huang et al. Jul 2018 A1
20180219038 Gambino et al. Aug 2018 A1
20180226375 Enquist et al. Aug 2018 A1
20180273377 Katkar et al. Sep 2018 A1
20180286805 Huang et al. Oct 2018 A1
20180323177 Yu et al. Nov 2018 A1
20180323227 Zhang et al. Nov 2018 A1
20180331066 Uzoh et al. Nov 2018 A1
20190096741 Uzoh et al. Mar 2019 A1
20190096842 Fountain, Jr. et al. Mar 2019 A1
20190115277 Yu et al. Apr 2019 A1
20190131277 Yang et al. May 2019 A1
20190198407 Huang et al. Jun 2019 A1
20190198409 Katkar et al. Jun 2019 A1
20190333550 Fisch Oct 2019 A1
20190348336 Katkar et al. Nov 2019 A1
20190385966 Gao et al. Dec 2019 A1
20200013637 Haba Jan 2020 A1
20200043817 Shen et al. Feb 2020 A1
20200075534 Gao et al. Mar 2020 A1
20200194396 Uzoh Jun 2020 A1
20200227367 Haba et al. Jul 2020 A1
20200294908 Haba et al. Sep 2020 A1
20200328162 Haba et al. Oct 2020 A1
20200328164 DeLaCruz et al. Oct 2020 A1
20200328165 DeLaCruz et al. Oct 2020 A1
20200365575 Uzoh et al. Nov 2020 A1
20200371154 DeLaCruz et al. Nov 2020 A1
20200395321 Katkar et al. Dec 2020 A1
Foreign Referenced Citations (15)
Number Date Country
1 441 410 Apr 2006 EP
2000-100679 Apr 2000 JP
2001-102479 Apr 2001 JP
2002-353416 Dec 2002 JP
2003-043281 Feb 2003 JP
2008-258258 Oct 2008 JP
2013-33786 Feb 2013 JP
2018-160519 Oct 2018 JP
10-2006-0105797 Oct 2006 KR
10-2015-0097798 Aug 2015 KR
2005-043584 May 2005 WO
WO 2005064646 Jul 2005 WO
WO 2006100444 Sep 2006 WO
WO 2012125237 Sep 2012 WO
WO 2017151442 Sep 2017 WO
Non-Patent Literature Citations (73)
Entry
Moriceau, H. et al., “Overview of Recent Direct Wafer Bonding Advances and Applications”, Advances in Natural Sciences—Nanoscience and Nanotechnology, 2010, 12 pages.
Nakanishi, H. et al., “Studies on SiO2—SiO2 Bonding with Hydrofluoric Acid. Room Temperature and Low Stress Bonding Technique for MEMS,” Tech. Research Lab., 200, Elsevier Science S.A., 8 pages.
Oberhammer et al., “Sealing of Adhesive Bonded Devices on Wafer Level,” in Sensors and Actuators A, vol. 110, No. 1-3, pp. 407-412, Feb. 29, 2004, see pp. 407-412; and figures 1(a)-1(l), 6 pages.
Plobi et al., “Wafer Direct Bonding: Tailoring Adhesion Between Brittle Materials,” Materials Science and Engineering Review Journal, 1999, 88 pages.
International Search Report and Written Opinion, dated May 21, 2019, for PCT Application No. PCT/US2019/016516, filed Feb. 4, 2019, 9 pages.
Amirfeiz et al., “Formation of silicon structures by plasma-activated wafer bonding,” Journal of the Electrochemical Society, 2000, vol. 147, No. 7, pp. 2693-2698.
Chung et al., “Room temperature GaAseu + Si and InPeu + Si wafer direct bonding by the surface activate bonding method,” Nuclear Instruments and Methods in Physics Research Section B: Beam Interactions with Materials and Atoms, Jan. 2, 1997, vol. 121, Issues 1-4, pp. 203-206.
Chung et al., “Wafer direct bonding of compound semiconductors and silicon at room temperature by the surface activated bonding method,” Applied Surface Science, Jun. 2, 1997, vols. 117-118, pp. 808-812.
Farrens et al., “Chemical free room temperature wafer to wafer direct bonding,” J. Electrochem. Soc., The Electrochemical Society, Inc., Nov. 1995, vol. 142, No. 11. pp. 3949-3955.
Farrens et al., “Chemical free wafer bonding of silicon to glass and sapphire,” Electrochemical Society Proceedings vol. 95-7, 1995, pp. 72-77.
Gösele et al., “Semiconductor Wafer Bonding: a flexible approach to materials combinations in microelectronics; micromechanics and optoelectronics,” IEEE, 1997, pp. 23-32.
Hosoda et al., “Effect of the surface treatment on the room-temperature bonding of Al to Si and SiO2,” Journal of Materials Science, Jan. 1, 1998, vol. 33, Issue 1, pp. 253-258.
Hosoda et al., “Room temperature GaAs—Si and InP—Si wafer direct bonding by the surface activated bonding method,” Nuclear Inst. and Methods in Physics Research B, 1997, vol. 121, Nos. 1-4, pp. 203-206.
Howlader et al., “A novel method for bonding of ionic wafers,” Electronics Components and Technology Conference, 2006, IEEE, pp. 7-pp.
Howlader et al., “Bonding of p-Si/n-InP wafers through surface activated bonding method at room temperature,” Indium Phosphide and Related Materials, 2001, IEEE International Conference On, pp. 272-275.
Howlader et al., “Characterization of the bonding strength and interface current of p-Si/ n-InP wafers bonded by surface activated bonding method at room temperature,” Journal of Applied Physics, Mar. 1, 2002, vol. 91, No. 5, pp. 3062-3066.
Howlader et al., “Investigation of the bonding strength and interface current of p-SionGaAs wafers bonded by surface activated bonding at room temperature,” J. Vac. Sci. Technol. B 19, Nov.-Dec. 2001, pp. 2114-2118.
International Search Report and Written Opinion dated May 29, 2017, issued in International Application No. PCT/US2016/067182, 14 pages.
International Search Report and Written Opinion dated Jan. 9, 2018, issued in International Application No. PCT/US2017/052409, 16 pages.
International Search Report and Written Opinion dated Mar. 22, 2018, issued in International Application No. PCT/US2017/064735, 13 pages.
International Search Report and Written Opinion dated Apr. 23, 2018, issued in International Application No. PCT/US2017/068788, 13 pages.
International Search Report and Written Opinion dated Jul. 17, 2018, issued in International Application No. PCT/US2018/025241, 15 pages.
International Search Report and Written Opinion dated Mar. 7, 2019, in International Application No. PCT/US2018/060044, 14 pages.
International Search Report and Written Opinion dated Apr. 22, 2019 in International Application No. PCT/US2018/064982, 13 pages.
International Search Report and Written Opinion dated May 21, 2019, in PCT Application No. PCT/US2019/016516, 9 pages.
Itoh et al., “Characteristics of fritting contacts utilized for micromachined wafer probe cards,” 2000 American Institute of Physics, AIP Review of Scientific Instruments, vol. 71, 2000, pp. 2224.
Itoh et al., “Characteristics of low force contact process for MEMS probe cards,” Sensors and Actuators A: Physical, Apr. 1, 2002, vols. 97-98, pp. 462-467.
Itoh et al., “Development of MEMS IC probe card utilizing fritting contact,” Initiatives of Precision Engineering at the Beginning of a Millennium: 10th International Conference on Precision Engineering (ICPE) Jul. 18-20, 2001, Yokohama, Japan, 2002, Book Part 1, pp. 314-318.
Itoh et al., “Room temperature vacuum sealing using surface activated bonding method,” The 12th International Conference on Solid State Sensors, Actuators and Microsystems, Boston, Jun. 8-12, 2003, 2003 IEEE, pp. 1828-1831.
Jeon, Y. et al., “Design of an on-interposer passive equalizer for high bandwidth memory (HBM) with 30Gbps data transmission,” Electronic Components and Technology Conference (ECTC), 2016 IEEE 66th, Aug. 18, 2016.
Ker, Ming-Dou et al., “Fully process-compatible layout design on bond pad to improve wire bond reliability in CMOS Ics,” IEEE Transactions on Components and Packaging Technologies, Jun. 2002, vol. 25, No. 2, pp. 309-316.
Kim et al., “Low temperature direct Cu—Cu bonding with low energy ion activation method,” Electronic Materials and Packaging, 2001, IEEE, pp. 193-195.
Kim et al., “Room temperature Cu—Cu direct bonding using surface activated bonding method,” J. Vac. Sci. Technol., 2003 American Vacuum Society, Mar.-Apr. 2003, vol. 21, No. 2, pp. 449-453.
Kim et al., “Wafer-scale activated bonding of Cu—CU, Cu—Si, and Cu—SiO2 at low temperature,” Proceedings—Electrochemical Society, 2003, vol. 19, pp. 239-247.
Kim, H. et al., “A wideband on-interposer passive equalizer design for chip-to-chip 30-Gb/s serial data transmission,” IEEE Transactions on Components, Packaging and Manufacturing Technology, Jan. 2015, vol. 5, Issue 1, pp. 28-39.
Lee, H. et al., “Signal integrity of bump-less high-speed through silicon via channel for terabyte/s bandwidth 2.5D IC,” 2016 IEEE 66th Electronic Components and Technology Conference, Aug. 18, 2016.
Matsuzawa et al., “Room-temperature interconnection of electroplated Au microbump by means of surface activated bonding method,” Electornic Components and Technology Confererence, 2001, 51st Proceedings, IEEE, pp. 384-387.
Moriceau, H. et al., “Overview of recent direct wafer bonding advances and applications,” Advances in Natural Sciences—Nanoscience and Nanotechnology, 2010, 11 pages.
Nakanishi, H. et al., “Studies on SiO2—SiO2 bonding with hydrofluoric acid. Room temperature and low stress bonding technique for MEMS,” Sensors and Actuators, 2000, vol. 79, pp. 237-244.
Oberhammer, J. et al., “Sealing of adhesive bonded devices on wafer level,” Sensors and Actuators A, 2004, vol. 110, No. 1-3, pp. 407-412, see pages 407-412, and Figures 1(a)-1(l), 6 pages.
Onodera et al., “The effect of prebonding heat treatment on the separability of Au wire from Ag-plated Cu alloy substrate,” Electronics Packaging Manufacturing, IEEE Transactions, Jan. 2002, vol. 25, Issue 1, pp. 5-12.
Plobi, A. et al., “Wafer direct bonding: tailoring adhesion between brittle materials,” Materials Science and Engineering Review Journal, 1999, R25, 88 pages.
Reiche et al., “The effect of a plasma pretreatment on the Si/Si bonding behaviouir,” Electrochemical Society Proceedings, 1998, vol. 97-36, pp. 437-444.
Roberds et al., “Low temperature , in situ, plasma activated wafer bonding,” Electrochecmical Society Proceedings, 1997, vol. 97-36, pp. 598-606.
Shigetou et al., “Room temperature bonding of ultra-fine pitch and low-profiled Cu electrodes for bump-less interconnect,” 2003 Electronic Components and Technology Conference, pp. 848-852.
Shigetou et al., “Room-temperature direct bonding of CMP-Cu film for bumpless interconnection,” Electronic Components and Technology Confererence, 51st Proceedings, 2001, IEEE, pp. 755-760.
Shingo et al., “Design and fabrication of an electrostatically actuated MEMS probe card,” Tranducers, Solid-State Sensors, Actuators and Microsystems, 12th International Conference, Jun. 8-12, 2003, vol. 2, pp. 1522-1525.
Suga et al., “A new approach to Cu—Cu direct bump bonding,” IEMT/IMC Symposium, 1997, Joint International Electronic Manufacturing Symposium and the International Microelectronics Conference, Apr. 16-18, 1997, IEEE, pp. 146-151.
Suga et al., “A new bumping process using lead-free solder paste,” Electronics Packaging Manufacturing, IEEE Transactions on (vol. 25, Issue 4), IEEE, Oct. 2002, pp. 253-256.
Suga et al., “A new wafer-bonder of ultra-high precision using surface activated bonding (SAB) concept,” Electronic Components and Technology Conference, 2001, IEEE, pp. 1013-1018.
Suga et al., “Bump-less interconnect for next generation system packaging,” Electronic Components and Technology Conference, 2001, IEEE, pp. 1003-1008.
Suga, T., “Feasibility of surface activated bonding for ultra-fine pitch interconnection—a new concept of bump-less direct bonding for system level packaging,” The University of Tokyo, Research Center for Science and Technology, 2000 Electronic Components and Technology Conference, 2000 IEEE, pp. 702-705.
Suga, T., “Room-temperature bonding on metals and ceramics,” Proceedings of the Second International Symposium on Semiconductor Wafer Bonding: Science, Technology and Applications, The Electrochemical Society Proceedings, vol. 93-29 (1993), pp. 71-80.
Suga et al., “Surface activated bonding—an approach to joining at room temperature,” Ceramic Transactions: Structural Ceramics Joining II, The American Ceramic Society, 1993, pp. 323-331.
Suga et al., “Surface activated bonding for new flip chip and bumpless interconnect systems,” Electronic Components and Technology Conference, 2002, IEEE, pp. 105-111.
Suga, “UHV room temperature joining by the surface activated bonding method,” Advances in science and technology, Techna, Faenza, Italie, 1999, pp. C1079-C1089.
Takagi et al., “Effect of surface roughness on room-temperature wafer bonding by Ar beam surface activation,” Japanese Journal of Applied Physics, 1998, vol. 37, Part 1, No. 1, pp. 4197.
Takagi et al., “Low temperature direct bonding of silicon and silicon dioxide by the surface activation method,” Solid State Sensors and Actuators, 1997, Transducers '97 Chicago, 1997 International Conference, vol. 1, pp. 657-660.
Takagi et al., “Room-temperature bonding of lithium niobate and silicon wafers by argon-beam surface activation,” Appl. Phys. Lett., 1999. vol. 74, pp. 2387.
Takagi et al., “Room temperature silicon wafer direct bonding in vacuum by Ar beam irradiation,” Micro Electro Mehcanical Systems, MEMS '97 Proceedings, 1997, IEEE, pp. 191-196.
Takagi et al., “Room-temperature wafer bonding of Si to LiNbO3, LiTaO3 and Gd3Ga5O12 by Ar-beam surface activation,” Journal of Micromechanics and Microengineering, 2001, vol. 11, No. 4, pp. 348.
Takagi et al., “Room-temperature wafer bonding of silicon and lithium niobate by means of arbon-beam surface activation,” Integrated Ferroelectrics: an International Journal, 2002, vol. 50, Issue 1, pp. 53-59.
Takagi et al., “Surface activated bonding silicon wafers at room temperature,” Appl. Phys. Lett. 68, 2222 (1996).
Takagi et al, “Wafer-scale room-temperature bonding between silicon and ceramic wafers by means of argon-beam surface activation,” Micro Electro Mechanical Systems, 2001, MEMS 2001, The 14th IEEE International Conference, Jan. 25, 2001, IEEE, pp. 60-63.
Takagi et al., “Wafer-scale spontaneous bonding of silicon wafers by argon-beam surface activation at room temperature,” Sensors and Actuators A: Physical, Jun. 15, 2003, vol. 105, Issue 1, pp. 98-102.
Tong et al., “Low temperature wafer direct bonding,” Journal of Microelectomechanical systems, Mar. 1994, vol. 3, No. 1, pp. 29-35.
Topol et al., “Enabling technologies for wafer-level bonding of 3D MEMS and integrated circuit structures,” 2004 Electronics Components and Technology Conference, 2004 IEEE, pp. 931-938.
Wang et al., “Reliability and microstructure of Au—Al and Au—Cu direct bonding fabricated by the Surface Activated Bonding,” Electronic Components and Technology Conference, 2002, IEEE, pp. 915-919.
Wang et al., “Reliability of Au bump-Cu direct interconnections fabricated by means of surface activated bonding method,” Microelectronics Reliability, May 2003, vol. 43, Issue 5, pp. 751-756.
Weldon et al., “Physics and chemistry of silicon wafer bonding investigated by infrared absorption spectroscopy,” Journal of Vacuum Science & Technology B, Jul.-Aug. 1996, vol. 14, No. 4, pp. 3095-3106.
Westphal, W.B. et al., “Dielectric constant and loss data,” Air Force Materials Laboratory, Apr. 1972.
Xu et al., “New Au—Al interconnect technology and its reliability by surface activated bonding,” Electronic Packaging Technology Proceedings, Oct. 28-30, 2003, Shanghai, China, pp. 479-483.
Ceramic Microstructures: Control at the Atomic Level, Recent Progress in Surface Activated Bonding, 1998, pp. 385-389.
Related Publications (1)
Number Date Country
20190265411 A1 Aug 2019 US
Provisional Applications (1)
Number Date Country
62635314 Feb 2018 US