Claims
- 1. A programmable capacitor array comprising:a plurality of user-selectable capacitors, each of the plurality of user-selectable capacitors being coupled in series with an associated user-controlled switch, and each of the plurality of user-selectable capacitors and associated user-controlled switches being coupled in parallel with each other of the plurality of user-selectable capacitors and associated user-controlled switches, wherein at least one of the user-selectable capacitors includes: at least one trim capacitor coupled in series with a manufacturer-controlled switch; and at least one fixed capacitor coupled in parallel with the at least one trim capacitor and the manufacturer-controlled switch.
- 2. The programmable capacitor array of claim 1 wherein the plurality of user-selectable capacitors are numerically weighted.
- 3. The programmable capacitor array of claim 2 wherein the plurality of user-selectable capacitors are binarily weighted.
- 4. The programmable capacitor array of claim 1 coupled into a fully differential circuit including at least one pair of differential input terminals and at least one pair of differential output terminals.
- 5. A programmable analog circuit comprising:an amplifier having at least one input terminal and at least one output terminal; and a programmable capacitor array coupled between the at least one input terminal and the at least one output terminal, the programmable capacitor array including: a plurality of user-selectable capacitors, each of the plurality of user-selectable capacitors being coupled in series with an associated user-controlled switch, and each of the plurality of user-selectable capacitors and associated user-controlled switches being coupled in parallel with each other of the plurality of user-selectable capacitors and associated user-controlled switches, wherein at least one of the user-selectable capacitors includes: at least one trim capacitor coupled in series with a manufacturer-controlled switch; and at least one fixed capacitor coupled in parallel with the at least one trim capacitor and the manufacturer-controlled switch.
- 6. The programmable analog circuit of claim 5 further comprising at least one resistor, the at least one resistor coupled to the amplifier and to the programmable capacitor array to form an active filter.
- 7. The programmable analog circuit of claim 6 wherein the active filter is one of a low pass filter, a high pass filter, and a band pass filter.
- 8. The programmable analog circuit of claim 6 wherein the active filter is one of a Chebyshev, Bessel, Gaussian, Legendre, elliptic, and linear phase equi-ripple filter depending upon a programmed capacitance of the programmable capacitor array.
- 9. The programmable analog circuit of claim 5 wherein the plurality of user-selectable capacitors are numerically weighted.
- 10. The programmable analog circuit of claim 9 wherein the plurality of user-selectable capacitors are binarily weighted.
- 11. The programmable analog circuit of claim 5 wherein the amplifier is a differential amplifier, the at least one input terminal includes a pair of differential input terminals, and the at least one output terminal includes a pair of differential output terminals.
- 12. The programmable analog circuit of claim 11 further comprising:a feedback amplifier including a pair of differential input terminals and a pair of differential output terminals, the output terminals of the feedback amplifier being coupled the input terminals of the differential amplifier.
- 13. The programmable analog circuit of claim 11 further comprising:a first input resistor coupled to a first one of the pair of differential input terminals of the feedback amplifier; and a second input resistor coupled to a second one of the pair of differential input terminals of the feedback amplifier.
- 14. The programmable analog circuit of claim 11 further comprising:a first feedback resistor coupled between a first one of the pair of differential input terminals of the feedback amplifier and a first one of the pair of differential output terminals of the feedback amplifier; and a second feedback resistor coupled between a second one of the pair of differential input terminals of the feedback amplifier and a second one of the pair of differential output terminals of the feedback amplifier.
- 15. A programmable analog circuit comprising:a differential input amplifier; a differential feedback amplifier coupled to the differential input amplifier; a differential filter amplifier coupled to the differential feedback amplifier and having a pair of input terminals and a pair of output terminals; and a programmable capacitor array coupled between at least one of the pair of input terminals of the differential filter amplifier and at least one of the pair of output terminals of the differential filter amplifier.
- 16. The programmable analog circuit of claim 15 wherein the programmable capacitor array includes:a plurality of user-selectable capacitors, each of the plurality of user-selectable capacitors being coupled in series with an associated user-controlled switch, and each of the plurality of user-selectable capacitors and associated user-controlled switches being coupled in parallel with each other of the plurality of user-selectable capacitors and associated user-controlled switches, wherein at least one of the user-selectable capacitors includes: at least one trim capacitor coupled in series with a manufacturer-controlled switch; and at least one fixed capacitor coupled in parallel with the at least one trim capacitor and the manufacturer-controlled switch.
- 17. The programmable analog circuit of claim 15 wherein the differential feedback amplifier includes a pair of differential input terminals and a pair of differential output terminals, the output terminals of the differential feedback amplifier being coupled the input terminals of the differential filter amplifier.
- 18. The programmable analog circuit of claim 17 further comprising:a first input resistor coupled between a first one of the pair of differential input terminals of the feedback amplifier and a first output terminal of the differential input amplifier; and a second input resistor coupled between a second one of the pair of differential input terminals of the feedback amplifier and a second output terminal of the differential input amplifier.
- 19. The programmable analog circuit of claim 17 further comprising:a first feedback resistor coupled between a first one of the pair of differential input terminals of the feedback amplifier and a first one of the pair of differential output terminals of the feedback amplifier; and a second feedback resistor coupled between a second one of the pair of differential input terminals of the feedback amplifier and a second one of the pair of differential output terminals of the feedback amplifier.
Parent Case Info
This application is a continuation of U.S. patent application Ser. No. 09/507,580, filed Feb. 18, 2000, now U.S. Pat. No. 6,424,209 entitled “Integrated Programmable Continuous Time Filter With Programmable Capacitor Arrays,” and naming James L. Gorecki and Yaohua Yang as inventors.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5574678 |
Gorecki |
Nov 1996 |
A |
5905398 |
Todsen et al. |
May 1999 |
A |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/507580 |
Feb 2000 |
US |
Child |
10/200645 |
|
US |