Claims
- 1. In an integrated semiconductor circuit, the improvement comprising:a substrate of a p-conductivity type; a well of the p-conductivity type disposed in said substrate and electrically insulated from said substrate, said well having a well terminal; an NMOS transistor disposed in said well; a first potential of an operating voltage applied to the semiconductor circuit in a first operating mode; a second potential of the operating voltage applied to the semiconductor circuit in a second operating mode, the second potential being higher than the first potential; a control circuit having a terminal for an output signal with a potential to be altered by said control circuit, said terminal for the output signal connected to said well terminal, the output signal of said control circuit having a first reference-ground potential in the first operating mode, and the output signal of said control circuit having a second reference-ground potential in the second operating mode, the second reference-ground potential being higher than the first reference-ground potential; an inverter stage having an input terminal for an input signal and said NMOS transistor, said NMOS transistor having a well terminal and a source terminal connected to one another; and a further control circuit having an input terminal for an input signal and an output terminal for an output signal, said further control circuit raising a potential of the input signal in the second operating mode to be picked off, in a raised state, at said output terminal for the output signal of said further control circuit, said input terminal for the input signal of said inverter stage being connected to said output terminal for the output signal of said further control circuit; and the semiconductor circuit being operable in its intended function in both the first operating mode and the second operating mode.
- 2. An integrated semiconductor circuit, comprising:a substrate of a p-conductivity type; a well of the p-conductivity type disposed in said substrate and electrically insulated from said substrate, said well having a well terminal; an inverter stage having an input terminal for an input signal and at least one NMOS switching transistor disposed in said well, said NMOS switching transistor having a source terminal connected to said well terminal; a first control circuit having a terminal for an output signal with a potential to be altered by said control circuit, said terminal for the output signal connected to said well terminal; a second control circuit having a terminal for an input signal and a terminal for an output signal, said second control circuit raising a potential of the input signal in the second operating mode to be picked off, in a raised state, at said terminal for the output signal of said second control circuit, said input terminal for the input signal of said inverter stage connected to said terminal for the output signal of said second control circuit; a first potential of an operating voltage applied to the semiconductor circuit in a first operating mode; a second potential of the operating voltage applied to the semiconductor circuit in a second operating mode, the second potential being higher than the first potential; the output signal of said first control circuit having a first reference-ground potential in the first operating mode; and the output signal of said first control circuit having a second reference-ground potential in the second operating mode, the second reference-ground potential being higher than the first reference-ground potential.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 34 297 |
Jul 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of U.S. application Ser. No. 09/621,430, filed on Jul. 21, 2000, now U.S. Pat. No. 6,441,677.
US Referenced Citations (11)
Foreign Referenced Citations (2)
Number |
Date |
Country |
198 27 938 |
Apr 1999 |
DE |
198 08 525 |
Sep 1999 |
DE |