Claims
- 1. An integrated semiconductor memory, comprising:
- a memory cell field having memory cells disposed in matrix form, internal bit lines forming pairs of internal bit lines and word lines for addressing said memory cells, internal weighting circuits each being assigned to a respective one of said internal bit line pairs,
- an external pair of bit lines being commonly assigned to said internal bit lines,
- pairs of separation transistors each being assigned to a respective one of said internal bit line pairs for electrical separation of said respective internal bit line pair from said external pair of bit lines,
- a bit line decoder for addressing said pairs of separation transistors,
- an external weighting circuit assigned to said external bit line pair,
- a discriminator device and a precharging device connected to said external bit line pair,
- addressing means for addressing said internal bit lines of each pair of internal bit lines separately from one another, and
- means for connecting said internal bit lines of each pair of internal bit lines to said external bit line pair separately from one another.
- 2. The integrated semiconductor memory according to claim 1, wherein said address means are part of said bit line decoder and operate as a function of a pair of test signals.
- 3. The integrated semiconductor memory according to claim 2, wherein said bit line decoder has a decoder line and said address means include a pair of series-connected switch transistors having sources connected in common to said decoder line, drains connected to gates of said separation transistors, and gates connected to the pair of test signals, for separate triggering of said pairs of separation transistors.
- 4. The integrated semiconductor memory according to claim 1, wherein said separation transistors are first separation transistors, said address means trigger said transistors of each pair of first separation transistors in parallel with one another, and including pairs of second separation transistors each being assigned to a respective one of said pairs of first separation transistors for separate addressing of said internal bit lines of each pair of internal bit lines, each of said first separation transistors being connected in series with a respective one of said second separation transistors, and in each pair of second separation transistors, one transistor being controlled by a first test signal and another transistor being controlled by a second test signal.
- 5. The integrated semiconductor memory according to claim 4, wherein said pairs of second separation transistors are disposed between said memory cell field and said pairs of first separation transistors.
- 6. The integrated semiconductor memory according to claim 4, wherein said pairs of second separation transistors are disposed between said external bit line pair and said pairs or first separation transistors.
- 7. The integrated semiconductor memory according to claim 4, including a common diffusion zone acting as respective source and drain zones for one transistor of one of said pairs of second separation transistors and one transistor of one of said pairs of first separation transistors connected thereto.
- 8. The integrated semiconductor memory according to claim 5, including a common diffusion zone acting as respective source and drain zones for one transistor of one of said pairs of second separation transistors and one transistor of one of said pairs of first separation transistors connected thereto.
- 9. The integrated semiconductor memory according to claim 6, including a common diffusion zone acting as respective source and drain zones for one transistor of one of said pairs of second separation transistors and one transistor of one of said pairs of first separation transistors connected thereto.
- 10. The integrated semiconductor memory according to claim 2, including conductor tracks of said external bit line pair, and conductor tracks carrying the test signals and shielding with respect to said conductor tracks of said external bit line pair.
- 11. The integrated semiconductor memory according to claim 3, including conductor tracks of said external bit line pair, and conductor tracks carrying the test signals and shielding with respect to said conductor tracks of said external bit line pair.
- 12. The integrated semiconductor memory according to claim 4, including conductor tracks of said external bit line pair, and conductor tracks carrying the test signals and shielding with respect to said conductor tracks of said external bit line pair.
- 13. The integrated semiconductor memory according to claim 1, wherein in a test mode, one of said bit lines of said external bit line pair is precharged to logical 1, and the other of said bit lines of said external bit line pair is precharged to a potential being lower than the value of logical 1 by half an amount by which said one bit line of said external bit line pair precharged to logical 1 drops in the case of error.
Priority Claims (1)
Number |
Date |
Country |
Kind |
39 20 871.0 |
Jun 1989 |
DEX |
|
.Iadd.CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of international application Ser. No. PCT/DE89/00045, filed Jan. 26, 1989, which designated the U.S.; and international application Ser. No. PCT/DE90/00036, filed Jan. 22, 1990, which designated the U.S.
US Referenced Citations (5)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0283907 |
Sep 1988 |
EPX |
0286852 |
Oct 1988 |
EPX |
Reissues (1)
|
Number |
Date |
Country |
Parent |
736468 |
Jul 1991 |
|