Contained herein is material that is subject to copyright protection. The copyright owner has no objection to the facsimile reproduction of the patent disclosure by any person, as it appears in the Patent and Trademark Office patent files or records, but otherwise reserves all rights to the copyright whatsoever.
The present invention generally relates to the field of electrical connectors. More particularly, an embodiment of the present invention relates to an integrated socket and cable connector.
As the speed and complexity of processors and other integrated circuit (IC) components has increased, the need for high-speed input/output (I/O) and clean power delivery has also increased. Conventional packaging technologies are running into physical limitations, making them unable to meet all the requirements.
Moreover, due to the increasing trends of higher current and high I/O count, using the present techniques drives a substantial increase in pin count, hence an increase in body size and package cost. Also, most central processing units (CPU) currently have about 2.5–6.2 square inches required connector footprint on the CPU substrate, which is limiting and expensive.
One current solution is to have multiple connectors in the logic and power circuitry. This solution, however, introduces a high level of inductance and resistance, which in turn can degrade the signals and lose power.
a–1c illustrate the state of the current art.
c shows a top view of a standard pin grid array (PGA) zero insertion force (ZIF) socket. The socket of
Generally, current technology has all I/O and power going through the pins or pads on the CPU package. In some high-end implementations, such as in server computers, an additional power connector on the edge of the CPU substrate may be utilized. This approach also raises inductance, which in turn can degrade the signals significantly.
The invention is illustrated by way of example and not limitation in the figures of the accompanying drawings, in which like references indicate similar or identical elements, and in which:
a–1c illustrate the state of the current art;
In the following detailed description of the present invention numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known structures and devices are shown in block diagram form, rather than in detail, in order to avoid obscuring the present invention.
Reference in the specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. The appearances of the phrase “in one embodiment” in various places in the specification are not necessarily all referring to the same embodiment.
A chipset 207 is also coupled to the bus 205. The chipset 207 includes a memory control hub (MCH) 210. The MCH 210 may include a memory controller 212 that is coupled to a main system memory 215. Main system memory 215 stores data and sequences of instructions that are executed by the CPU 202 or any other device included in the system 200. In one embodiment, main system memory 215 includes dynamic random access memory (DRAM); however, main system memory 215 may be implemented using other memory types. Additional devices may also be coupled to the bus 205, such as multiple CPUs and/or multiple system memories.
The MCH 210 may also include a graphics interface 213 coupled to a graphics accelerator 230. In one embodiment, graphics interface 213 is coupled to graphics accelerator 230 via an accelerated graphics port (AGP) that operates according to an AGP Specification Revision 2.0 interface developed by Intel Corporation of Santa Clara, Calif.
In addition, the hub interface couples the MCH 210 to an input/output control hub. (ICH) 240 via a hub interface. The ICH 240 provides an interface to input/output (I/O) devices within the computer system 200. The ICH 240 may be coupled to a Peripheral Component Interconnect (PCI) bus adhering to a Specification Revision 2.1 bus developed by the PCI Special Interest Group of Portland, Oreg. Thus, the ICH 240 includes a PCI bridge 246 that provides an interface to a PCI bus 242. The PCI bridge 246 provides a data path between the CPU 202 and peripheral devices.
The PCI bus 242 includes an audio device 250 and a disk drive 255. However, one of ordinary skill in the art will appreciate that other devices may be coupled to the PCI bus 242. In addition, one of ordinary skill in the art will recognize that the CPU 202 and MCH 210 could be combined to form a single chip. Furthermore, graphics accelerator 230 may be included within MCH 210 in other embodiments.
In addition, other peripherals may also be coupled to the ICH 240 in various embodiments. For example, such peripherals may include integrated drive electronics (IDE) or small computer system interface (SCSI) hard drive(s), universal serial bus (USB) port(s), a keyboard, a mouse, parallel port(s), serial port(s), floppy disk drive(s), digital output support (e.g., digital video interface (DVI)), and the like. Moreover, the computer system 200 is envisioned to receive electrical power from one or more of the following sources for its operation: a battery, alternating current (AC) outlet (e.g., through a transformer and/or adaptor), automotive power supplies, airplane power supplies, and the like.
In an embodiment of the present invention, the cable 310 may be any type of cable such as a ribbon cable, flex cable, flat cable, combinations thereof, and the like. The signals (such as I/O signals) routed through the cable may then be coupled through the cable connect to the socket 300. These signals may be coupled to individual receptacles within the socket grid 304 and/or coupled to one or more of the power/ground planes. In one embodiment of the present invention, the power/ground plane may be provided through the socket 300 (e.g., through its frame 306). Moreover, the signals and/or power/ground may be coupled to the motherboard through the socket 300 (e.g., through its frame 306).
In another embodiment of the present invention, the socket 300 provides a solution that can be used with the current sockets, for example, by providing the cable connector 308 on the socket 300. In such an embodiment of the present invention, an additional substrate area of a CPU and, or the chip, being plugged into the socket 300 (e.g., about 0.25 square inch or more) may be required.
In a further embodiment of the present invention, the socket frame 306 (e.g., the base and cover above) are formed to allow for a section with independent contacts and/or a closeable latching lid that holds the cable against the contacts (e.g., 308). These contacts may be attached to signal lines and/or power/ground layer within the socket 300 that is/are connected to socket contacts and/or the motherboard. In yet another embodiment of the present invention, the power/ground layer can be made of flex, stamped metal, plated plastic, and/or combinations thereof in the socket body.
In an alternate embodiment of the present invention, the integrated socket 506 provides less inductance than a socket with a connector (such as that discussed with respect
In a further embodiment of the present invention, the integrated socket 506 may internally route signals and/or power/ground layers to provide connections between the cable 310, the chip 508, and/or the motherboard 502.
In yet another embodiment of the present invention, an integrated socket design may be utilized for both the chip 508 and the chipset 504. Furthermore, the integrated socket design may be utilized to establish a coupling between any two or more components such as integrated circuits (ICs).
In accordance with an embodiment of the present invention, the integrated socket 508 is made through the following process:
1. mold the base and cover of the socket;
2. mold or fabricate the actuation lever (302);
3. form the contacts for the socket;
4. insert the contacts into the base of the socket; and
5. snap on the cover of the socket.
In an alternate embodiment of the present invention, the socket frame 306 and the socket grid 304 are manufactured as a single piece.
In one embodiment of the present invention, the actuation levers and the actuator levers discussed herein may not be present. As such, the socket utilized may be an LGA or low insertion force (LIF) socket.
In one embodiment of the present invention, the integrated socket/connectors discussed herein may enable the separation of strategic I/O and/or power from the board. In another embodiment of the present invention, since flex cable may generally have much better and consistent capacitance, the techniques discussed herein may allow for cleaner signal linking to support chipsets and/or smart voltage regulators. In an alternate embodiment of the present invention, the socket may also include holes for mounting purposes (e.g., mounting on the motherboard).
In a further embodiment of the present invention, a single multipurpose connector is utilized to electrically connect components to enable transfer of power/ground and/or I/O into and out of logic circuits. In yet a further embodiment of the present invention, the integrated sockets discussed herein yield low inductance, low resistance, and low cost sockets and connector combinations that reduce part count, motherboard footprint, cross talk, and/or inductance on selected power/ground and/or 1/0 lines.
Whereas many alterations and modifications of the present invention will no doubt become apparent to a person of ordinary skill in the art after having read the foregoing description, it is to be understood that any particular embodiment shown and described by way of illustration is in no way intended to be considered limiting. Therefore, references to details of various embodiments are not intended to limit the scope of the claims which in themselves recite only those features regarded as essential to the invention.
This application is a divisional of prior application Ser. No. 10/609,231, filed on Jun. 26, 2003 now U.S. Pat. No. 6,969,270, the priority of which is hereby claimed.
Number | Name | Date | Kind |
---|---|---|---|
4173388 | Brandeau | Nov 1979 | A |
4257028 | Narozny et al. | Mar 1981 | A |
4814857 | Werbizky et al. | Mar 1989 | A |
5694297 | Smith et al. | Dec 1997 | A |
5859538 | Self | Jan 1999 | A |
5892275 | McMahon et al. | Apr 1999 | A |
6074221 | Kajiwara | Jun 2000 | A |
6204864 | Chee | Mar 2001 | B1 |
6347946 | Trobough et al. | Feb 2002 | B1 |
6359783 | Noble | Mar 2002 | B1 |
6606679 | Solomon et al. | Aug 2003 | B2 |
Number | Date | Country |
---|---|---|
0878033 | Nov 1999 | EP |
WO 9714195 | Apr 1997 | WO |
Number | Date | Country | |
---|---|---|---|
20060040523 A1 | Feb 2006 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10609231 | Jun 2003 | US |
Child | 11254446 | US |