Claims
- 1. An integrated circuit for a cable modem or a cable set-top box system, comprising:
a substrate; a digital-to-analog converter disposed on the substrate; and an upstream amplifier disposed on the substrate, the upstream amplifier being electrically coupled to the digital-to-analog converter.
- 2. The integrated circuit of claim 1, wherein the digital-to-analog converter generates an analog current signal.
- 3. The integrated circuit of claim 2, wherein the analog current signal is converted to a voltage signal and used to drive the upstream amplifier.
- 4. The integrated circuit of claim 1, wherein a gain of the upstream amplifier is variable.
- 5. The integrated circuit of claim 4, wherein the gain of the upstream amplifier is digitally controlled.
- 6. The integrated circuit of claim 1, wherein an output power level of the upstream amplifier is varied by changing a bias current of the digital-to-analog converter.
- 7. The integrated circuit of claim 1, wherein an output power level of the upstream amplifier is varied by scaling a digital input value to the digital-to-analog converter.
- 8. The integrated circuit of claim 1, wherein the upstream amplifier has a power-on mode of operation and a power-down mode of operation, and a software control bit is used to switch between the power-on mode of operation and the power-down mode of operation.
- 9. The integrated circuit of claim 1, wherein the upstream amplifier operates in a burst mode.
- 10. The integrated circuit of claim 1, wherein the upstream amplifier is a current-mode amplifier.
- 11. The integrated circuit of claim 10, wherein the upstream amplifier comprises:
an amplifier; a level shifter coupled to an input port of the amplifier; and a switch used to couple the level shifter to a voltage source or to a current sink to ground, wherein the upstream amplifier produces an output current proportional to an input current when the switch couples the level shifter to the current sink to ground, and wherein the output current is turned off when the switch couples the level shifter to the voltage source.
- 12. The integrated circuit of claim 10, wherein the upstream amplifier comprises:
a plurality of switched current mirrors.
- 13. The integrated circuit of claim 12, wherein at least one of the plurality of switched current mirrors is always enabled during an output burst-on state of the upstream amplifier.
- 14. The integrated circuit of claim 12, wherein the plurality of switched current mirrors are controlled using a thermometer code.
- 15. The integrated circuit of claim 10, wherein an input signal is coupled to a diode-connected transistor.
- 16. The integrated circuit of claim 10, wherein the upstream amplifier comprises:
an amplifier that is used to reduce an input impedance of the upstream amplifier.
- 17. The integrated circuit of claim 10, wherein a portion of a bias current of the upstream amplifier is provided by the digital-to-analog converter.
- 18. The integrated circuit of claim 17, wherein the bias current of the upstream amplifier scales along with an output current of the digital-to-analog converter.
- 19. The integrated circuit of claim 1, wherein the upstream amplifier is a type class-A amplifier.
- 20. The integrated circuit of claim 1, wherein the upstream amplifier is a type class-AB amplifier.
- 21. The integrated circuit of claim 1, wherein the upstream amplifier power consumption scales with the upstream amplifier output level.
- 22. The integrated circuit of claim 1, further comprising:
a plurality of switched current sources, wherein the plurality of switched current sources are used to adjust a bias current of the upstream amplifier.
- 23. The integrated circuit of claim 1, wherein the digital-to-analog converter is differential.
- 24. The integrated circuit of claim 1, wherein the upstream amplifier is differential.
- 25. The integrated circuit of claim 1, wherein the upstream amplifier includes electrostatic discharge protection on an input port of the amplifier.
- 26. The integrated circuit of claim 1, wherein the upstream amplifier includes electrostatic discharge protection on an output port of the amplifier.
- 27. The integrated circuit of claim 1, further comprising:
a low-pass filter coupled between the digital-to-analog converter and the upstream amplifier.
- 28. The integrated circuit of claim 27, wherein the filter is disposed on the substrate.
- 29. The integrated circuit of claim 27, wherein the filter is a first-order filter.
- 30. The integrated circuit of claim 27, wherein the filter consists of resistors and capacitors.
- 31. The integrated circuit of claim 27, wherein the filter has a current input and a current output.
- 32. The integrated circuit of claim 27, wherein the digital-to-analog converter is operated at a sampling rate greater than 150 MHz.
- 33. The integrated circuit of claim 1, further comprising:
a first resistor and a second resistor disposed on the substrate, the first resistor coupled between a first output port of the upstream amplifier and a voltage source, and the second resistor coupled between a second output port of the upstream amplifier and the voltage source.
- 34. The integrated circuit of claim 33, wherein the first resistor and the second resistor each have a nominal value of between 37 Ohms and 120 Ohms.
- 35. The integrated circuit of claim 1, further comprising:
a resistor coupled between a first output port of the upstream amplifier and a second output port of the upstream amplifier.
- 36. The integrated circuit of claim 35, wherein the first resistor has a nominal value of between 74 Ohms and 240 Ohms.
- 37. The integrated circuit of claim 1, further comprising:
an analog-to-digital converter disposed on the substrate.
- 38. A system for communicating information, comprising:
an integrated circuit having a substrate; a digital-to-analog converter disposed on the substrate; an upstream amplifier disposed on the substrate, the upstream amplifier coupled to the digital-to-analog converter; and a transformer having a first tap and a second tap, the first tap being coupled to a first output port of the upstream amplifier and the second tap being coupled to a second output port of the upstream amplifier.
- 39. The system of claim 38, further comprising:
a first resistor and a second resistor, the first resistor coupled between the first output port of the upstream amplifier and a voltage source, and the second resistor coupled between the second output port of the upstream amplifier and the voltage source.
- 40. The system of claim 39, wherein the first resistor and the second resistor are disposed on the substrate.
- 41. The system of claim 38, further comprising:
a resistor coupled between a first output port of the upstream amplifier and a second output port of the upstream amplifier.
- 42. The system of claim 41, wherein the resistor is disposed on the substrate.
- 43. The system of claim 38, wherein the transformer has a nominal turns ratio of less than two-to-one.
- 44. The system of claim 43, wherein the transformer has a nominal turns ratio of 1-to-1.
- 45. The system of claim 43, wherein the transformer has a nominal turns ratio of 1.5-to-1.
- 46. The system of claim 38, wherein a center tap of the transformer is coupled to the voltage source.
- 47. The system of claim 46, wherein the upstream amplifier comprises a plurality of switched current mirrors that receive power through the center tap of the transformer.
- 48. The system of claim 38, wherein a center tap of the transformer is coupled to a first end of a third resistor, and a second end of the third resistor is coupled to the voltage source.
- 49. The system of claim 38, wherein the digital-to-analog converter generates an analog current signal.
- 50. The system of claim 49, wherein t he analog current signal is converted to a voltage signal and used to drive the upstream amplifier.
- 51. The system of claim 38, wherein a gain of the upstream amplifier is variable.
- 52. The integrated circuit of claim 51, wherein the gain of the upstream amplifier is digitally controlled.
- 53. The system of claim 38, wherein an output power level of the upstream amplifier is varied by changing a bias current of the digital-to-analog converter.
- 54. The system of claim 38, wherein an output power level of the upstream amplifier is varied by scaling a digital input value to the digital-to-analog converter.
- 55. The system of claim 38, wherein the upstream amplifier has a power-on mode of operation and a power-down mode of operation, and a software control bit is used to switch between the power-on mode of operation and the power-down mode of operation.
- 56. The system of claim 38, wherein the upstream amplifier operates in a burst mode.
- 57. The system of claim 38, wherein the upstream amplifier is a current-mode amplifier.
- 58. The system of claim 57, wherein the upstream amplifier comprises:
an amplifier; a level shifter coupled to an input port of the amplifier; and a switch used to couple the level shifter to a voltage source or to a current sink to ground, wherein the upstream amplifier produces an output current proportional to an input current when the switch couples the level shifter to the current sink to ground, and wherein the output current is turned off when the switch couples the level shifter to the voltage source.
- 59. The system of claim 57, wherein the upstream amplifier comprises:
a plurality of switched current mirrors.
- 60. The system of claim 59, wherein at least one of the plurality of switched current mirrors is always enabled during an output burst-on state of the upstream amplifier.
- 61. The system of claim 59, wherein the plurality of switched current mirrors are controlled using a thermometer code.
- 62. The system of claim 57, wherein an input signal is coupled to a diode-connected transistor.
- 63. The system of claim 57, wherein the upstream amplifier comprises:
an amplifier that is used to reduce an input impedance of the upstream amplifier.
- 64. The system of claim 57, wherein a portion of a bias current of the upstream amplifier is provided by the digital-to-analog converter.
- 65. The system of claim 64, wherein the bias current of the upstream amplifier scales along with an output current of the digital-to-analog converter.
- 66. The system of claim 38, wherein the upstream amplifier is a type class-A amplifier.
- 67. The system of claim 38, wherein the upstream amplifier is a type class-AB amplifier.
- 68. The system of claim 38, wherein the upstream amplifier power consumption scales with the upstream amplifier output level.
- 69. The system of claim 38, further comprising:
a plurality of switched current sources, wherein the plurality of switched current sources are used to adjust a bias current of the upstream amplifier.
- 70. The system of claim 38, wherein the digital-to-analog converter is differential.
- 71. The system of claim 38, wherein the upstream amplifier is differential.
- 72. The system of claim 38, wherein the upstream amplifier includes electrostatic discharge protection on an input port of the amplifier.
- 73. The system of claim 38, wherein the upstream amplifier includes electrostatic discharge protection on an output port of the amplifier.
- 74. The system of claim 38, further comprising:
a low-pass filter coupled between the digital-to-analog converter and the upstream amplifier.
- 75. The system of claim 74, wherein the filter is disposed on the substrate.
- 76. The system of claim 74, wherein the filter is a first-order filter.
- 77. The system of claim 74, wherein the filter consists of resistors and capacitors.
- 78. The system of claim 74, wherein the filter has a current input and a current output.
- 79. The system of claim 38, wherein the digital-to-analog converter is operated at a sampling rate greater than 150 MHz.
- 80. The system of claim 38, further comprising:
an analog-to-digital converter disposed on the substrate.
- 81. The system of claim 38, further comprising:
a diplexer coupled to an output port of the transformer.
- 82. The system of claim 81, wherein a port of the diplexer is coupled to a communications means.
- 83. The system of claim 82, wherein the communications means is a coaxial cable.
- 84. A method for converting a digital signal to an analog signal, comprising:
generating a first analog current signal proportional to an input digital signal; scaling the first analog current signal by a scaling factor to form a second analog current signal; adding a bias current to the second analog current signal to form a third analog current signal; and amplifying the third analog current signal using a plurality of switched current mirrors to form an output analog current signal, the number of switched current mirrors used to amplify the third analog current signal being based on a gain control signal.
- 85. The method of claim 84, further comprising:
varying the gain control signal to make course gain changes.
- 86. The method of claim 84, further comprising:
varying the scaling factor to make fine gain changes.
- 87. The method of claim 84, further comprising:
forming a voltage signal from the output analog current signal.
- 88. An integrated circuit for a cable modem or a cable set-top box system, comprising:
a digital-to-analog converter; and an upstream amplifier electrically coupled to the digital-to-analog converter, the upstream amplifier having a plurality of switched current mirrors, wherein the upstream amplifier variably amplifies an output of the digital-to-analog converter using at least one enabled current mirror of the plurality of switched current mirrors.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/296,481, filed Jun. 8, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60296481 |
Jun 2001 |
US |