The present disclosure relates to an integrating circuit and a signal processing module, and more particularly, to an integrating circuit and a signal processing module capable of suppressing sidelobe.
Match Filter and mixer are widely exploited in communication systems and capacitive touch control systems. In general, the mixer may be realized by a multiplier, which generates a multiplication result of a received signal and a local signal. In addition, the mixer may be further realized by a switching mixer with high linearity and low noise. The switching mixer is equivalent to multiplying the received signal by a square wave (i.e., the local signal). However, either the square wave or the sinusoidal wave has sidelobe in frequency domain, and an extra noise is brought in, such that a system SNR (Signal to Noise Ratio) is lowered. In order to solve problem of noise brought by the sidelobe, window function may be applied before the integrator. As
The effect of window function may be realized by a digital integrator, where the digital integrator may use different integration gains at different time intervals, to achieve the effect of applying the window function. However, an output frequency of the digital integrator is higher, which is not suitable for the design of the back-end analog-to-digital converter (ADC). In other words, the back-end analog-to-digital converter needs to have sufficient high sampling rate to accurately perform sampling on the output signal of the digital integrator, where the power consumption and complexity of the circuit are raised. Therefore, it is necessary to improve the related art.
It is therefore a primary objective of the present disclosure to provide an integrating circuit and a signal processing module capable of suppressing sidelobe, to improve over disadvantages of the related art.
The present disclosure discloses an integrating circuit. The integrating circuit includes: an operational amplifier; an integrating capacitor, coupled to an output terminal and a first input terminal of the operational amplifier; and an adjustable resistance module, coupled between the first input terminal of the operational amplifier and an integrating input terminal of the integrating circuit. The adjustable resistance module receives a plurality of first control signals, to adjust a resistance value of the adjustable resistance module.
The present disclosure further discloses an integrating circuit. The integrating circuit includes: an operational amplifier; an integrating capacitor, coupled to an output terminal and a first input terminal of the operational amplifier; and a switched-capacitor module, coupled between the first input terminal of the operational amplifier and the integrating input terminal of the integrating circuit. The switched-capacitor module includes an adjustable capacitance module, receiving a plurality of control signals, to adjust a capacitance value between a first terminal and a second terminal of the adjustable capacitance module; a first switch, coupled to the first terminal of the adjustable capacitance module; a second switch, coupled between the first terminal of the adjustable capacitance module and a ground; a third switch, coupled between the second terminal of the adjustable capacitance module and the first input terminal of the operational amplifier; and a fourth switch, coupled between the second terminal of the adjustable capacitance module and the ground.
The present disclosure further discloses a signal processing module including a switching mixer; an analog-to-digital converter; an integrating circuit, coupled between the switching mixer and the analog-to-digital converter. The integrating circuit includes an operational amplifier; an integrating capacitor unit, coupled to an output terminal and a first input terminal of the operational amplifier; and an adjustable module, coupled between the first input terminal of the operational amplifier and an integrating input terminal of the integrating circuit. The adjustable module is controlled by a plurality of signals, to adjust a resistance value of a capacitance value of the adjustable module.
The present disclosure further discloses an integrating circuit. The integrating circuit includes a first operational amplifier; an adjustable integrating capacitor module, coupled between a first input terminal and an output terminal of the first operational amplifier, wherein the adjustable integrating capacitor module includes a plurality of integrating-capacitor-selecting units, and each integrating-capacitor-selecting unit includes an integrating capacitor and at least a switch; and a voltage following module, coupled to the plurality of integrating-capacitor-selecting units of the adjustable integrating capacitor module; wherein the adjustable integrating capacitor module receives a plurality of control signals, to adjust a capacitance value between the first input terminal and the output terminal.
By the integrating circuit provided by the present disclosure, the adjustable resistance module may be controlled by the control signals, to adjust a resistance value between the first terminal and the second terminal of the adjustable resistance module at different time intervals, so as to change the integration gain of the integrating circuit at the different time intervals; or the adjustable capacitance module may be controlled by the control signals, to adjust a capacitance value between the first terminal and the second terminal of the adjustable capacitance module at different time intervals, so as to change the integration gain of the integrating circuit at the different time intervals. The present disclosure utilizes analog integrator to realize the effect of window function, which may adjust the integration gain corresponding to different time intervals, reduce noise brought by sidelobe and enhance the SNR. Compared to the related art, the integrating circuit of the present disclosure may reduce a requirement of sampling rate of the analog-to-digital converter, such that the power consumption and complexity of the overall circuit are reduced.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The present disclosure utilizes an analog integrating circuit to realize an effect of window function, which is able to adjust different integration gains corresponding to different time intervals at the different time intervals. Please refer to
Operation of the integrating circuit 20 changing the integration gain at different time intervals may be referred to
In addition, please refer to
In addition, the switches SW1, SW2, SW3, SW4 maybe controlled by frequency control signals ph1, ph2, where the frequency control signals ph1, ph2 are mutually orthogonal frequency control signals (i.e., time intervals of the frequency control signals ph1, ph2 being high voltage are not overlapped). Specifically, in an embodiment, the frequency control signal ph1 may be configured to control conduction status of the switches SW1, SW3, and the frequency control signal ph2 may be configured to control conduction status of the switches SW2, SW4. In another embodiment, the frequency control signal ph1 may be configured to control conduction status of the switches SW1, SW4, and the frequency control signal ph2 may be configured to control conduction status of the switches SW2, SW3. As long as the mutually orthogonal frequency control signals ph1, ph2 are utilized to control the conduction status of the switches SW1, SW2, SW3, SW4, requirements of present disclosure is satisfied, which is within the scope of present disclosure.
As can be seen, the integrating circuit 20 and the integrating circuit 40 utilize the adjustable resistance module VR and the adjustable capacitance module VC to adjust the resistance value of the adjustable resistance module VR and the capacitance value of the adjustable capacitance module VC at the different time intervals. In other words, the integrating circuit 20 and the integrating circuit 40 may change the integration gains of the integrating circuit 20 and the integrating circuit 40 at the different time intervals, so as to realize an effect of window function. Therefore, the integrating circuit 20 and the integrating circuit 40 may reduce noise brought by sidelobe, so as to enhance an overall SNR (Signal to Noise Ratio).
It should be noted that, the embodiments stated in the above are utilized for illustrating the concept of the present disclosure. Those skilled in the art may make modifications and alternations accordingly, and not limited herein. For example, in the adjustable resistance module VR, the resistor-selecting units RU1-RUM are connected to each other in parallel, and the resistor Rm is connected to the resistance-control switch SRm in series. In the adjustable capacitance module VC, the capacitor-selecting units CU1-CUN are connected to each other in parallel, and the capacitor Cn is connected to the capacitance-control switch SCn, which is not limited thereto. Please refer to
In addition, the integrating circuit may include the adjustable resistance module and the adjustable capacitance module at the same time. For example, please refer to
In addition, the switched-capacitor module is not limited to be realized by the switched-capacitor module SCM or the switched-capacitor module SCM′ stated in the above. The switched-capacitor module may further include a resistor coupled between the switches SW1 and SW3. For example, please refer to
In addition, the adjustable resistance module or the switched-capacitor module stated in the above are applied in the integrating circuit with a single-ended input, which is not limited thereto. The adjustable resistance module or the switched-capacitor module may be applied in an integrating circuit with differential input. For example, please refer to
In addition, the integrating circuit 90 may be applied in a signal processing module. Please refer to
In addition, the integrating capacitor coupled between the input terminal and the output terminal of the operational amplifier Amp is realized by one single capacitor component, which is not limited thereto. The integrating capacitor coupled between the input terminal and the output terminal of the operational amplifier Amp may be realized by the adjustable capacitance module. Please refer to
In addition, the voltage following module 142 includes switches H1-HN, K1-KN and a voltage following circuit 144. The voltage following circuit 144 includes an operational amplifier OP. A negative input terminal (denoted as “−”) of the operational amplifier OP is coupled to an output terminal of the operational amplifier OP. The output terminal of the operational amplifier OP is coupled to the switches K1-KN. A positive input terminal (denoted as “+”) is coupled to the switches H1-HN. In addition, the voltage following module 142 includes nodes ND1-NDN. The switches H1-HN are coupled to the switches K1-KN at the nodes ND1-NDN, respectively. In other words, a terminal of any switch Hn within the switches H1-HN is coupled to the node NDn, and another terminal of the switch Hn is coupled to the positive input terminal of the operational amplifier OP. A terminal of any switch Kn within the switches K1-KN is coupled to the node NDn, and another terminal of the switch Kn is coupled to the output terminal of the operational amplifier OP. Each node NDn within the nodes ND1-NDN is coupled between the integrating capacitor CIn and the switch Jn. The switches M1-MN, J1-JN, H1-HN, K1-KN may receive and be controlled by a plurality of control signals (not illustrated in
Detail operations of the integrating circuit 14 are described as follows. When the integrating circuit 14 performs integration on an integrating capacitor CIp of the integrating capacitors CI1-CIN, the plurality of control signals controls the switches H1-HN, K1-KN to be cutoff. In addition, among the switches J1-JN, except a switch Jp corresponding to the integrating capacitor CIp is conducted, the plurality of control signals control the rest switches J1-Jp−1, Jp+1-JN to be cutoff. In addition, the plurality of control signals control a switch Mp corresponding to the integrating capacitor CIp− among the switches M1-MN to conduct a connection between the integrating capacitor CIp and the negative input terminal of the operational amplifier Amp. Except the switch Mp, the plurality of control signals control the rest switches M1-Mp−1, Mp+1-MN to conduct connections between the integrating capacitor and the positive terminal of the operational amplifier Amp. Before the integrating circuit 14 switches to perform integration on another integrating capacitor CIg of the integrating capacitors CI1-CIN from performing integration on the integrating capacitor CIp, the plurality of control signals control the switch Hp corresponding to the integrating capacitor CIp and the switch Kq corresponding to the integrating capacitor CIq to be closed (i.e., the switches Hp, Kg are conducted) , and the rest switches H1-Hp−1, Hp+1-HN, K1-Kq−1, Kq+1-KN to be cutoff. Thus, the capacitance value between the negative input terminal and the output terminal of the operational amplifier Amp may be adjusted at the different time intervals, such that the integrating circuit 14 has different integration gains, so as to realize the effect of the window function.
In addition, in the integrating circuit 14, the adjustable integrating capacitor module 140 is regarded as being formed by the integrating-capacitor-selecting units CIU1-CIUN connected to each other in parallel, which is not limited herein. Please refer to
Detail operations of the integrating circuit 24 are described as follows. When the integrating circuit 24 performs integration on an integrating capacitor CIp′ within the integrating capacitors CI1′-CIN′, the switches H1-HN, K1-KN are cutoff. Within the switches J1′-JN′, except the switch Jp′ corresponding to the integrating capacitor CIp′ which is cutoff, the rest switches J1′-Jp−1′, Jp+1′-JN′ are conducted. In addition, the switch Lp′ corresponding to the integrating capacitor CIp′ within the switches L1′-LN′ are conducted. A switch Mp′ corresponding to the integrating capacitor CIp′ within the switches M1′-MN′ conducts a connection between the integrating capacitor CIp′ and the negative input terminal of the operational amplifier Amp. Before the integrating circuit 24 switches to perform integration on another integrating capacitor CIq′ within the integrating capacitors CI1′-CIN′ from performing integration on the integrating capacitor CIp′, the switch Hp corresponding to the integrating capacitor CIp′ and the switch Kq corresponding to the integrating capacitor CIq′ are closed (i.e., the switches Hp, Kq are conducted) , and the rest switches H1-Hp−1, Hp+1-HN, K1-Kq−1, Kq+1-KN are cutoff. In addition, a switch Mq′ corresponding to the integrating capacitor CIq′ within the switches M1′-MN′ conducts a connection between the integrating capacitor CIq−′ and the positive input terminal of the operational amplifier Amp. Thus, the capacitance value between the negative input terminal and the output terminal of the operational amplifier Amp may be adjusted at the different time intervals, such that the integrating circuit 14 has different integration gains to realize the effect of the window function.
Notably, the embodiments stated in the above are utilized for illustrating the best embodiments of the present disclosure, which is not limited thereto. For example, in
In summary, the present disclosure utilizes the adjustable resistance module or the adjustable capacitance module to change the integration gain of the integrating circuit at the different time intervals, so as to realize the window function, reduce noise brought by sidelobe and enhance the SNR. Compared to the related art, the integrating circuit of the present disclosure may reduce a requirement of sampling rate of the analog-to-digital converter, such that the power consumption and complexity of the overall circuit are reduced.
The foregoing is only preferred embodiments of the present disclosure, it is not intended to limit the present disclosure, any modifications within the spirit and principles of the present disclosure made, equivalent replacement and improvement, etc., should be included in this within the scope of the disclosure.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
The present application is a continuation of international application No. PCT/CN 2016/078308 filed on Apr. 1, 2016, of which is hereby incorporated by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/CN2016/078308 | Apr 2016 | US |
Child | 15679182 | US |