Claims
- 1. An integrator circuit comprising:
a first integrator; and a second integrator having an inverting terminal connected to an inverting terminal of the first integrator, having a non-inverting terminal connected to an output of the first integrator through a first capacitor, and having an output connected to a non-inverting terminal of the first integrator through a second capacitor.
- 2. The integrator circuit of claim 1 wherein the non-inverting terminal of the first integrator and the non-inverting terminal of the second integrator are each connected to a distinct switch in a switching circuit.
- 3. The integrator circuit of claim 1 wherein, in operation, the first integrator and the second integrator have voltages on their respective ones of the inverting and non-inverting terminals that are substantially equal.
- 4. The integrator circuit of claim 1 wherein, in operation, the first integrator and the second integrator produce output voltages that are complementary.
- 5. The integrator circuit of claim 1 wherein, in operation, the first integrator and the second integrator each produce an output voltage that is provided in a chemical bath on either side of a biological membrane.
- 6. The integrator circuit of claim 1 wherein the integrator circuit is configured to detect fluctuations of ion channels.
- 7. The integrator circuit of claim 1 wherein the integrator circuit is configured for charge detection.
- 8. The integrator circuit of claim 1 wherein each of the first and second integrators comprise an operational amplifier.
- 9. An integrator circuit comprising:
at least one integrator having an input for receiving an input current; and a plurality of integrator feedback capacitors, each integrator feedback capacitor connected to alternately charge and discharge, based on integrator input current, in a cooperating manner for continuous integrator circuit integration without integrator circuit reset.
- 10. The integrator circuit of claim 9 wherein the at least one integrator comprises two integrators, each integrator having an input connected to alternately receive an input current.
- 11. The integrator circuit of claim 10 wherein the plurality of integrator feedback capacitors comprises two feedback capacitors, each feedback capacitor associated with a corresponding one of the two integrators.
- 12. An integrator circuit comprising:
a first integrator, having a non-inverting terminal; and a second integrator, having a non-inverting terminal, the non-inverting terminal of the first integrator and the non-inverting terminal of the second integrator each being connected to an input node to alternately receive an input current for continuous integrator circuit integration without integrator circuit reset.
- 13. The integrator circuit of claim 12 wherein the non-inverting terminal of the first integrator and the non-inverting terminal of the second integrator are each connected to a distinct switch in a switching circuit to alternately receive an input current based on switch position.
- 14. The integrator circuit of claim 13 wherein each distinct switch is connected to alternate a voltage bias between the first and second integrators, based on switch position, as the input current is alternately received by the two integrators.
- 15. The integrator circuit of claim 13 wherein the input current comprises a current from a load, and wherein the connection of the non-inverting terminal of the first integrator to a distinct switch and the connection of the non-inverting terminal of the second integrator to a distinct switch are each configured with respect to an input node to preserve a uniform load voltage bias and a uniform input current orientation through the load for any switch position.
- 16. The integrator circuit of claim 13 wherein the input current comprises a current from a load, and wherein the connection of the non-inverting terminal of the first integrator to a distinct switch and the connection of the non-inverting terminal of the second integrator to a distinct switch are each configured with respect to an integrator circuit input node to maintain a constant flow of load input current for any switch position.
- 17. The integrator circuit of claim 12 wherein each of the first and second integrators includes a corresponding feedback capacitor, the connection of the non-inverting terminal of the first integrator and the non-inverting terminal of the second integrator each to an input node being configured to charge one of the feedback capacitors while discharging the other feedback capacitor.
- 18. The integrator circuit of claim 12 further comprising an output node connected to produce an integrator output signal comprising a continuous flow of two complementary voltages.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of copending U.S. application Ser. No. 09/502,134, filed Feb. 11, 2000.
GOVERNMENT SUPPORT
[0002] This invention was made with Government support under Contract No. N65236-98-1-5407, awarded by DARPA. The Government has certain rights in the invention.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09502134 |
Feb 2000 |
US |
Child |
10133682 |
Apr 2002 |
US |