Claims
- 1. An apparatus comprising:
a line input port to receive a signal; a line output port to send a signal; a linecard coupled with the input and output ports; and at least one processing device coupled with the input and output ports to perform at least one of digital wrapping and signal mapping of signals on the linecard.
- 2. The apparatus of claim 1 wherein the processing device is a Field Programmable Gate Array (FPGA).
- 3. The apparatus of claim 1 wherein the processing device is a network processor.
- 4. The linecard of claim 1 further comprising an error correction integrated circuit coupled to at least one of the input port, the output port, and the processing device.
- 5. The linecard of claim 4 wherein the error correction integrated circuit is a Forward Error Correction (FEC) integrated circuit.
- 6. The linecard of claim 4 wherein the error correction integrated circuit is a Digital Wrapper (WRAP) integrated circuit.
- 7. An apparatus comprising:
a line input port to receive a signal; a line output port to send a signal: a linecard coupled with the input and output ports; and at least one control plane processing device coupled with the input and output ports to enable control plane processing functionality on the linecard.
- 8. The apparatus of claim 7 wherein the control plane processing device is a Field Programmable Gate Array (FPGA).
- 9. The apparatus of claim 7 wherein the control plane processing device is a network processor.
- 10. The linecard of claim 7 further comprising an error correction integrated circuit.
- 11. The linecard of claim 10 wherein the error correction integrated circuit is a Forward Error Correction (FEC) integrated circuit.
- 12. The linecard of claim 10 wherein the error correction integrated circuit is a Digital Wrapper (WRAP) integrated circuit.
- 13. An apparatus comprising:
a input port to receive at least one of optical and electrical signals; a output port to send at least one of optical and electrical signals; a linecard coupled with the input and output ports; and a processor on the linecard to enable processing local to the line card.
- 14. The apparatus of claim 13 wherein the processor is a Field Programmable Gate Array (FPGA).
- 15. The apparatus of claim 13 wherein the processor is a network processor.
- 16. The linecard of claim 13 further comprising at least one of an error correction integrated circuit and a digital wrapper integrated circuit.
- 17. The linecard of claim 16 wherein the error correction integrated circuit is a Forward Error Correction (FEC) integrated circuit.
- 18. An optical networking linecard comprising:
input and output (I/O) ports for receiving and sending information; a motherboard coupled with the I/O ports; and a processor coupled to the linecard to select linecard settings.
- 19. The processor of claim 18 wherein the linecard settings include at least one of organization, administration, maintenance and provisioning.
- 20. The processor of claim 18 wherein the linecard settings include bandwidth allocation.
- 21. The processor of claim 18 wherein the linecard settings are determined by control plane signals.
- 22. The linecard of claim 18 wherein the processor enables switching functionality in an optical domain.
- 23. An apparatus comprising:
an input port to receive at least one of optical and electrical signals; an output port to send at least one of optical and electrical signals; a linecard coupled with the input and output ports; and a processing means on the linecard to enable processing local to the line card.
- 24. The linecard of claim 23 further comprising at least one of an error correction and a digital wrapping integrated circuit.
- 25. The linecard of claim 24 wherein the error correction integrated circuit is a Forward Error Correction (FEC) integrated circuit.
- 26. A system comprising:
a first switch including a first linecard; a second switch including a second linecard and connected to the first switch through a network; and a processor on the first linecard to configure the first linecard based upon information at least in part communicated through the network from the second linecard.
- 27. The system of claim 26 wherein the linecard configuration involves provisioning of a circuit through the network.
- 28. The system of claim 26 wherein the processor encapsulates data between a first network protocol to a second network protocol.
- 29. The system of claim 26 wherein the first network protocol is at least one of Synchronous Optical Network (SONET) and Synchronous Design Hierarchy.
Parent Case Info
[0001] This application claims the benefit of U.S. Provisional Application No. 60/297,205, filed Jun. 6, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60297205 |
Jun 2001 |
US |