Chang et al, “Verification of a Microprocessor Using Real World Applications,” IEEE, Jun. 1999, pp. 181-184.* |
Golberg et a, “Combinational Verification Based on High-Level Functional Specifications,” IEEE, Jan. 1998, pp. 1-6.* |
Eijk et al, “Exploiting Functional Dependencies in Finite State Machine Verification,” IEEE, 1996, pp. 9-14.* |
York et al, “An Integrated Environment for HDL Verification,” IEEE, 1995, pp. 9-18.* |
Richard Goering, “Verification Start-Up Seeks Design Intent”, EE Times, Apr. 24, 2000, 2 pages. |
Gale Morrison, “Shrinking Design Times”, Electronic News, May 1, 2000, 3 pages. |
Narain et al., “A High-Level Approach to Test Generation”, Jul. 1993, pp. 483-492. |
Brand et al., “Incremental Synthesis”, 1994, pp. 14-18. |
“Time Rover: The Formal Testing Company”, Nov. 17, 1997, p. 1. |
“Solidification: Static Functional Verification with Solidify”, 1999, pp. 1-10. |
“Solidify: Static Functional Verification for HDL Designers”, Mar. 1999, 2 pages. |
“New Cadence Verification Product and Methodology Services Deliver Breakthrough Productivity for SOC Verification”, Downloaded from http://www.cadence.com/press_box/na/pr/1999/06_07_99.html on Jun. 1999, pp. 1-3. |
“Formalized Design”, Downloaded from http://www.formalized.com/prod.html on Jul. 1999, p. 1. |
“Specman Elite Data Sheet”, Downloaded from http://www.verisity.com/html/default_productspecman.html on Jul. 1999, pp. 1-2. |
“0-In Methodology Overview”, Downloaded from http://www.0-in.com/subpages/prodtech/index.html on Jul. 1999, pp. 1-2. |
“Design INSIGHT Formal Model Checker”, Downloaded from http://www.chrysalis.com/products/FMC_datasheet.htm on Jul. 1999, pp. 1-4. |
“Design Insight FDRC Formal Design Rule Check Tools”, Downloaded from http://www.chrysalis.com/products/FDRC_datasheet.htm on Jul. 1999, pp. 1-3. |
“Datasheet: Affirma FormalCheck model checker”, 1 page. No Date. |
“Datasheet: Affirma Coverage Analyzer”, 1 page. No Date. |
“Assertion Compiler: Finds Hidden Bugs In Verilog And VHDL Designs”, 1999, 2 pages. |
“SureThing: The Designer's Workbench”, 2 pages. No Date. |
“Twister: Automatic Model Checker Formal Verification of Designs Using Predefined Rules”, 2 pages. No date. |
“0-In Search Data Sheet”, pp. 1-3. No date. |
“0-In CheckerWare Data Sheet”, pp. 1-2 No date. |
“0-In Check Data Sheet”, pp. 1-3. No date. |
“0-In Design Automation Home Page”, Downloaded from http://www.0-in.com/ on May 8, 2000, 1 page. |
“0-In Methodology Overview”, Downloaded from http://www.0-in.com/subpages/prodtech/index.hmtl on May 8, 2000, 2 pages. |
“0-In Check”, Downloaded from http://www.0-in.com/subpages/prodtech/0in_check.html on May 8, 2000, 2 pages. |
“0-In Technical Papers”, Downloaded from http://www.0-in.com/subpages/prodtech/0in_related_techpprs.html on May 8, 2000, pp. 1-3. |
“0-In Search”, Downloaded from http://www.0-in.com/subpages/prodtech/0in_search.html on May 8, 2000, pp. 1-2. |
Anderson T., “Using VCS with White-Box Verification Techniques”, SNUG San Jose 2000, pp. 1-9. No date. |
Switzer et al., “Functional Verification with Embedded Checkers”, 5 pages. No date. |
Switzer et al., “Using Embedded Checkers to Solve Verification Challenges”, pp. 1-20. No date. |
“0-In Ships Industry's Fist White-Box Verification Tool,” 0-In Design Automation, Inc. |
Chandra, et al., “Architectural Verification of Processors Using Symbolic Instruction Graphs.” Proceedings, IEEE International Conference on Computer Design: VLSI in Computers and Processors, Cambridge, Massachusetts, Oct. 10-12, 1994. |
Keutzer, Kurt, “The Need for Formal Verification in Hardware Design and What Formal Verification Has Not Done for Me Lately.” Proceedings of the 1991 International Workshop on the HOL Theorem Proving System and Its Applications, Davis, California, Aug. 28-30, 1991. |
Levitt, et al., “A Scalable Formal Verification Methodology for Pipelined Microprocessors.” Proceedings 1996 33rd Design Automation Conference, Las Vegas, Nevada. |
Moundanos, et al., “Abstraction Techniques for Validation Coverage Analysis and Test Generation.” IEEE Transactions on Computers, vol. 47, No. 1, Jan. 1998. |
Jones, et al., “Self-Consistency Checking.” Intl. Conf. On Formal Methods in Computer-Aided Design (PMCAD), 1996. |
Naik, et al., “Modeling and Verification of a Real Life Protocol Using Symbolic Model Checking.” |
Eiriksson, et al., “Integrating Formal Verification Methods with a Conventional Project Design Flow.” 33rd Design Automation Conference, Las Vegas, Nevada, Proceedings 1996. |
Beer, et al., “Methodology and System for Practical Formal Verification of Reactive Hardware.” 6th International Conference, CAV '94, Jun. 21-23, 1994. |
Balarin, “Formal Verification of Embedded Systems Based on CFSM Networks.” 33rd Design Automation Conference, Las Vegas, Nevada, Proceedings 1996. |
Ho, Chain-Min Richard, “Validation Tools for Complex Digital Designs.” Department of Computer Science and the Committee on Graduate Studies of Stanford University in Partial Fulfillment of the Requirements for the Degree of Doctor of Philosophy, Nov. 1996. |
Burch, et al., “Automatic Verification of Pipelined Microprocessor Control.” Conference on Computer-Aided Verification, Jun. 21-23, 1994. |
Hoskote, et al., “Automatic Extraction of the Control Flow Machine and Application to Evaluating Coverage of Verification Vectors.” International Conference on Computer Design:VLS in Computers & Processors, Oct. 2-4, 1995. |