Teig et al., "Timing-Driven Layout of Cell-Based Ics," 1986 VLSI Systems Design, pp. 63, 64, 68, 70, 72 73. |
Youssef et al., "Critical Path Issue in VLSI Design," 1989 Int'l CAD Conference, pp. 520-523. |
Dunlop et al., "Chip Layout Optimization Using Critical Path Weighting," 1984 21st Design Automation Conference, pp. 133-136. |
Fiduccia et al., "A Linear-Time Heuristic for Improving Network Patitions," 1982 19th Design Automation Conference, pp. 175-181. |
Srinivasan et al., "RITUAL: A Performance-Driven Placement Algorithm," 1992 IEEE Trans on Circuits & Systems, pp. 825-840. |