Interconnect structure for MEMS device

Information

  • Patent Grant
  • 7916980
  • Patent Number
    7,916,980
  • Date Filed
    Friday, January 13, 2006
    18 years ago
  • Date Issued
    Tuesday, March 29, 2011
    13 years ago
Abstract
An interferometric modulator array is formed with connectors and/or an encapsulation layer with electrical connections. The encapsulation layer hermetically seals the array. Circuitry may also be formed over the array.
Description
BACKGROUND

1. Field of the Invention


The field of the invention relates to microelectromechanical systems (MEMS). More specifically, the invention relates to a MEMS device having interconnect structure.


2. Description of the Related Technology


Microelectromechanical systems (MEMS) include micro mechanical elements, actuators, and electronics. Micromechanical elements may be created using deposition, etching, and or other micromachining processes that etch away parts of substrates and/or deposited material layers or that add layers to form electrical and electromechanical devices. One type of MEMS device is called an interferometric modulator. As used herein, the term interferometric modulator or interferometric light modulator refers to a device that selectively absorbs and/or reflects light using the principles of optical interference. In certain embodiments, an interferometric modulator may have a pair of conductive plates, one or both of which may be transparent and/or reflective in whole or part and capable of relative motion upon application of an appropriate electrical signal. In this type of device, one plate may be a stationary layer deposited on a substrate and the other plate may be a metallic membrane separated from the stationary layer by an air gap. The position of one plate in relation to another can change the optical interference of light incident on the interferometric modulator. Such devices have a wide range of applications, and it would be beneficial in the art to utilize and/or modify the characteristics of these types of devices so that their features can be exploited in improving existing products and creating new products that have not yet been developed.


SUMMARY OF CERTAIN EMBODIMENTS

The system, method, and devices of the invention each have several aspects, no single one of which is solely responsible for its desirable attributes. Without limiting the scope of this invention, its more prominent features will now be discussed briefly. After considering this discussion, and particularly after reading the section entitled “Detailed Description of Certain Embodiments” one will understand how the features of this invention provide advantages over other display devices.


One embodiment is an electronic device, including a substrate, an array of interferometric light modulators formed on the substrate, and a plurality of interconnects formed adjacent a plurality of the interferometric modulators, where each interconnect is configured to connect a single light modulator to a circuit.


Another embodiment is a method of manufacturing an electronic device, the method including providing a substrate including an array of interferometric light modulators formed on the substrate, and forming a plurality of interconnects adjacent a plurality of the interferometric modulators, where each interconnect is configured to connect a single light modulator to a circuit.


Another embodiment is an electronic device, including a substrate, and an interferometric modulator disposed on the substrate. The interferometric modulator includes a cavity defined by an upper layer and a lower layer, and an encapsulation layer formed adjacent to the interferometric modulator. The encapsulation layer has an electrical connection that connects the interferometric modulator to an electronic circuit, and the encapsulation layer hermetically seals the cavity from the ambient environment.


Another embodiment is a method of manufacturing a light modulator device. This method includes forming an interferometric modulator having first and second layers defining a cavity and configured to interferometrically modulate light, forming an encapsulation layer adjacent to the cavity, the layer including one or more orifices, inducing a vacuum or inert atmosphere in the cavity, and sealing the one or more holes where the sealing maintains the vacuum or inert atmosphere in the cavity.


Another embodiment is an electronic device, including means for transmitting light, an array of means for modulating light formed on the transmitting means, and a plurality of means for interconnecting formed adjacent a plurality of the light modulating means, where each of the interconnecting means is configured to connect a single light modulating means to a circuit.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is an isometric view depicting a portion of one embodiment of an interferometric modulator display in which a movable reflective layer of a first interferometric modulator is in a relaxed position and a movable reflective layer of a second interferometric modulator is in an actuated position.



FIG. 2 is a system block diagram illustrating one embodiment of an electronic device incorporating a 3×3 interferometric modulator display.



FIG. 3 is a diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometric modulator of FIG. 1.



FIG. 4 is an illustration of a set of row and column voltages that may be used to drive an interferometric modulator display.



FIGS. 5A and 5B illustrate one exemplary timing diagram for row and column signals that may be used to write a frame of display data to the 3×3 interferometric modulator display of FIG. 2.



FIGS. 6A and 6B are system block diagrams illustrating an embodiment of a visual display device comprising a plurality of interferometric modulators.



FIG. 7A is a cross section of the device of FIG. 1.



FIG. 7B is a cross section of an alternative embodiment of an interferometric modulator.



FIG. 7C is a cross section of another alternative embodiment of an interferometric modulator.



FIG. 7D is a cross section of yet another alternative embodiment of an interferometric modulator.



FIG. 7E is a cross section of an additional alternative embodiment of an interferometric modulator.



FIG. 8 is a cross section of an embodiment of an interferometric modulator with additional features.



FIG. 9 is another cross section of an embodiment of an interferometric modulator with additional features.



FIGS. 10A and 10B are cross-sectional and top views, respectively, of another embodiment of an interferometric modulator with additional features.





DETAILED DESCRIPTION OF CERTAIN EMBODIMENTS

The following detailed description is directed to certain specific embodiments of the invention. However, the invention can be embodied in a multitude of different ways. In this description, reference is made to the drawings wherein like parts are designated with like numerals throughout. As will be apparent from the following description, the embodiments may be implemented in any device that is configured to display an image, whether in motion (e.g., video) or stationary (e.g., still image), and whether textual or pictorial. More particularly, it is contemplated that the embodiments may be implemented in or associated with a variety of electronic devices such as, but not limited to, mobile telephones, wireless devices, personal data assistants (PDAs), hand-held or portable computers, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wrist watches, clocks, calculators, television monitors, flat panel displays, computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, display of camera views (e.g., display of a rear view camera in a vehicle), electronic photographs, electronic billboards or signs, projectors, architectural structures, packaging, and aesthetic structures (e.g., display of images on a piece of jewelry). MEMS devices of similar structure to those described herein can also be used in non-display applications such as in electronic switching devices.


Some embodiments include an interferometric modulator with one or more additional features. One additional feature is an encapsulation layer which hermetically seals the interferometric modulator, and which may have one or more electrical connections to the interferometric modulator. Another additional feature is a connection bump formed near the interferometric modulator and configured to make an electrical connection to an electronic circuit. In some embodiments electrical circuitry may be included between the interferometric modulators and the bumps, and the electrical circuitry may connect to either or both of the interferometric modulators and the bumps.


One interferometric modulator display embodiment comprising an interferometric MEMS display element is illustrated in FIG. 1. In these devices, the pixels are in either a bright or dark state. In the bright (“on” or “open”) state, the display element reflects a large portion of incident visible light to a user. When in the dark (“off” or “closed”) state, the display element reflects little incident visible light to the user. Depending on the embodiment, the light reflectance properties of the “on” and “off” states may be reversed. MEMS pixels can be configured to reflect predominantly at selected colors, allowing for a color display in addition to black and white.



FIG. 1 is an isometric view depicting two adjacent pixels in a series of pixels of a visual display, wherein each pixel comprises a MEMS interferometric modulator. In some embodiments, an interferometric modulator display comprises a row/column array of these interferometric modulators. Each interferometric modulator includes a pair of reflective layers positioned at a variable and controllable distance from each other to form a resonant optical cavity with at least one variable dimension. In one embodiment, one of the reflective layers may be moved between two positions. In the first position, referred to herein as the relaxed position, the movable reflective layer is positioned at a relatively large distance from a fixed partially reflective layer. In the second position, referred to herein as the actuated position, the movable reflective layer is positioned more closely adjacent to the partially reflective layer. Incident light that reflects from the two layers interferes constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel.


The depicted portion of the pixel array in FIG. 1 includes two adjacent interferometric modulators 12a and 12b. In the interferometric modulator 12a on the left, a movable reflective layer 14a is illustrated in a relaxed position at a predetermined distance from an optical stack 16a, which includes a partially reflective layer. In the interferometric modulator 12b on the right, the movable reflective layer 14b is illustrated in an actuated position adjacent to the optical stack 16b.


The optical stacks 16a and 16b (collectively referred to as optical stack 16), as referenced herein, typically comprise of several fused layers, which can include an electrode layer, such as indium tin oxide (ITO), a partially reflective layer, such as chromium, and a transparent dielectric. The optical stack 16 is thus electrically conductive, partially transparent and partially reflective, and may be fabricated, for example, by depositing one or more of the above layers onto a transparent substrate 20. The partially reflective layer can be formed from a variety of materials that are partially reflective such as various metals, semiconductors, and dielectrics. Some examples of suitable materials include oxides, nitrides, and fluorides. Other examples include germanium (Ge), nickel silicide (NiSi), molybdenum (Mo), titanium (Ti), tantalum (Ta), and platinum (Pt). The partially reflective layer can be formed of one or more layers of materials, and each of the layers can be formed of a single material or a combination of materials.


In some embodiments, the layers of the optical stack are patterned into parallel strips, and may form row electrodes in a display device as described further below. The movable reflective layers 14a, 14b may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the row electrodes of 16a, 16b) deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18. When the sacrificial material is etched away, the movable reflective layers 14a, 14b are separated from the optical stacks 16a, 16b by a defined gap 19. A highly conductive and reflective material such as aluminum may be used for the reflective layers 14, and these strips may form column electrodes in a display device.


With no applied voltage, the cavity 19 remains between the movable reflective layer 14a and optical stack 16a, with the movable reflective layer 14a in a mechanically relaxed state, as illustrated by the pixel 12a in FIG. 1. However, when a potential difference is applied to a selected row and column, the capacitor formed at the intersection of the row and column electrodes at the corresponding pixel becomes charged, and electrostatic forces pull the electrodes together. If the voltage is high enough, the movable reflective layer 14 is deformed and is forced against the optical stack 16. A dielectric layer (not illustrated in this Figure) within the optical stack 16 may prevent shorting and control the separation distance between layers 14 and 16, as illustrated by pixel 12b on the right in FIG. 1. The behavior is the same regardless of the polarity of the applied potential difference. In this way, row/column actuation that can control the reflective vs. non-reflective pixel states is analogous in many ways to that used in conventional LCD and other display technologies.



FIGS. 2 through 5 illustrate one exemplary process and system for using an array of interferometric modulators in a display application.



FIG. 2 is a system block diagram illustrating one embodiment of an electronic device that may incorporate aspects of the invention. In the exemplary embodiment, the electronic device includes a processor 21 which may be any general purpose single- or multi-chip microprocessor such as an ARM, Pentium®, Pentium II®, Pentium III®, Pentium IV®, Pentium® Pro, an 8051, a MIPS®, a Power PC®, an ALPHA®, or any special purpose microprocessor such as a digital signal processor, microcontroller, or a programmable gate array. As is conventional in the art, the processor 21 may be configured to execute one or more software modules. In addition to executing an operating system, the processor may be configured to execute one or more software applications, including a web browser, a telephone application, an email program, or any other software application.


In one embodiment, the processor 21 is also configured to communicate with an array driver 22. In one embodiment, the array driver 22 includes a row driver circuit 24 and a column driver circuit 26 that provide signals to a display array or panel 30. The cross section of the array illustrated in FIG. 1 is shown by the lines 1-1 in FIG. 2. For MEMS interferometric modulators, the row/column actuation protocol may take advantage of a hysteresis property of these devices illustrated in FIG. 3. It may require, for example, a 10 volt potential difference to cause a movable layer to deform from the relaxed state to the actuated state. However, when the voltage is reduced from that value, the movable layer maintains its state as the voltage drops back below 10 volts. In the exemplary embodiment of FIG. 3, the movable layer does not relax completely until the voltage drops below 2 volts. There is thus a range of voltage, about 3 to 7 V in the example illustrated in FIG. 3, where there exists a window of applied voltage within which the device is stable in either the relaxed or actuated state. This is referred to herein as the “hysteresis window” or “stability window.” For a display array having the hysteresis characteristics of FIG. 3, the row/column actuation protocol can be designed such that during row strobing, pixels in the strobed row that are to be actuated are exposed to a voltage difference of about 10 volts, and pixels that are to be relaxed are exposed to a voltage difference of close to zero volts. After the strobe, the pixels are exposed to a steady state voltage difference of about 5 volts such that they remain in whatever state the row strobe put them in. After being written, each pixel sees a potential difference within the “stability window” of 3-7 volts in this example. This feature makes the pixel design illustrated in FIG. 1 stable under the same applied voltage conditions in either an actuated or relaxed pre-existing state. Since each pixel of the interferometric modulator, whether in the actuated or relaxed state, is essentially a capacitor formed by the fixed and moving reflective layers, this stable state can be held at a voltage within the hysteresis window with almost no power dissipation. Essentially no current flows into the pixel if the applied potential is fixed.


In typical applications, a display frame may be created by asserting the set of column electrodes in accordance with the desired set of actuated pixels in the first row. A row pulse is then applied to the row 1 electrode, actuating the pixels corresponding to the asserted column lines. The asserted set of column electrodes is then changed to correspond to the desired set of actuated pixels in the second row. A pulse is then applied to the row 2 electrode, actuating the appropriate pixels in row 2 in accordance with the asserted column electrodes. The row 1 pixels are unaffected by the row 2 pulse, and remain in the state they were set to during the row 1 pulse. This may be repeated for the entire series of rows in a sequential fashion to produce the frame. Generally, the frames are refreshed and/or updated with new display data by continually repeating this process at some desired number of frames per second. A wide variety of protocols for driving row and column electrodes of pixel arrays to produce display frames are also well known and may be used in conjunction with the present invention.



FIGS. 4 and 5 illustrate one possible actuation protocol for creating a display frame on the 3×3 array of FIG. 2. FIG. 4 illustrates a possible set of column and row voltage levels that may be used for pixels exhibiting the hysteresis curves of FIG. 3. In the FIG. 4 embodiment, actuating a pixel involves setting the appropriate column to −Vbias, and the appropriate row to +ΔV, which may correspond to −5 volts and +5 volts respectively Relaxing the pixel is accomplished by setting the appropriate column to +Vbias, and the appropriate row to the same +ΔV, producing a zero volt potential difference across the pixel. In those rows where the row voltage is held at zero volts, the pixels are stable in whatever state they were originally in, regardless of whether the column is at +Vbias, or −Vbias. As is also illustrated in FIG. 4, it will be appreciated that voltages of opposite polarity than those described above can be used, e.g., actuating a pixel can involve setting the appropriate column to +Vbias, and the appropriate row to −ΔV. In this embodiment, releasing the pixel is accomplished by setting the appropriate column to −Vbias, and the appropriate row to the same −ΔV, producing a zero volt potential difference across the pixel.



FIG. 5B is a timing diagram showing a series of row and column signals applied to the 3×3 array of FIG. 2 which will result in the display arrangement illustrated in FIG. 5A, where actuated pixels are non-reflective. Prior to writing the frame illustrated in FIG. 5A, the pixels can be in any state, and in this example, all the rows are at 0 volts, and all the columns are at +5 volts. With these applied voltages, all pixels are stable in their existing actuated or relaxed states.


In the FIG. 5A frame, pixels (1,1), (1,2), (2,2), (3,2) and (3,3) are actuated. To accomplish this, during a “line time” for row 1, columns 1 and 2 are set to −5 volts, and column 3 is set to +5 volts. This does not change the state of any pixels, because all the pixels remain in the 3-7 volt stability window. Row 1 is then strobed with a pulse that goes from 0, up to 5 volts, and back to zero. This actuates the (1,1) and (1,2) pixels and relaxes the (1,3) pixel. No other pixels in the array are affected. To set row 2 as desired, column 2 is set to −5 volts, and columns 1 and 3 are set to +5 volts. The same strobe applied to row 2 will then actuate pixel (2,2) and relax pixels (2,1) and (2,3). Again, no other pixels of the array are affected. Row 3 is similarly set by setting columns 2 and 3 to −5 volts, and column 1 to +5 volts. The row 3 strobe sets the row 3 pixels as shown in FIG. 5A. After writing the frame, the row potentials are zero, and the column potentials can remain at either +5 or −5 volts, and the display is then stable in the arrangement of FIG. 5A. It will be appreciated that the same procedure can be employed for arrays of dozens or hundreds of rows and columns. It will also be appreciated that the timing, sequence, and levels of voltages used to perform row and column actuation can be varied widely within the general principles outlined above, and the above example is exemplary only, and any actuation voltage method can be used with the systems and methods described herein.



FIGS. 6A and 6B are system block diagrams illustrating an embodiment of a display device 40. The display device 40 can be, for example, a cellular or mobile telephone. However, the same components of display device 40 or slight variations thereof are also illustrative of various types of display devices such as televisions and portable media players.


The display device 40 includes a housing 41, a display 30, an antenna 43, a speaker 44, an input device 48, and a microphone 46. The housing 41 is generally formed from any of a variety of manufacturing processes as are well known to those of skill in the art, including injection molding, and vacuum forming. In addition, the housing 41 may be made from any of a variety of materials, including but not limited to plastic, metal, glass, rubber, and ceramic, or a combination thereof. In one embodiment the housing 41 includes removable portions (not shown) that may be interchanged with other removable portions of different color, or containing different logos, pictures, or symbols.


The display 30 of exemplary display device 40 may be any of a variety of displays, including a bi-stable display, as described herein. In other embodiments, the display 30 includes a flat-panel display, such as plasma, EL, OLED, STN LCD, or TFT LCD as described above, or a non-flat-panel display, such as a CRT or other tube device, as is well known to those of skill in the art. However, for purposes of describing the present embodiment, the display 30 includes an interferometric modulator display, as described herein.


The components of one embodiment of exemplary display device 40 are schematically illustrated in FIG. 6B. The illustrated exemplary display device 40 includes a housing 41 and can include additional components at least partially enclosed therein. For example, in one embodiment, the exemplary display device 40 includes a network interface 27 that includes an antenna 43 which is coupled to a transceiver 47. The transceiver 47 is connected to a processor 21, which is connected to conditioning hardware 52. The conditioning hardware 52 may be configured to condition a signal (e.g. filter a signal). The conditioning hardware 52 is connected to a speaker 45 and a microphone 46. The processor 21 is also connected to an input device 48 and a driver controller 29. The driver controller 29 is coupled to a frame buffer 28, and to an array driver 22, which in turn is coupled to a display array 30. A power supply 50 provides power to all components as required by the particular exemplary display device 40 design.


The network interface 27 includes the antenna 43 and the transceiver 47 so that the exemplary display device 40 can communicate with one ore more devices over a network. In one embodiment the network interface 27 may also have some processing capabilities to relieve requirements of the processor 21. The antenna 43 is any antenna known to those of skill in the art for transmitting and receiving signals. In one embodiment, the antenna transmits and receives RF signals according to the IEEE 802.11 standard, including IEEE 802.11(a), (b), or (g). In another embodiment, the antenna transmits and receives RF signals according to the BLUETOOTH standard. In the case of a cellular telephone, the antenna is designed to receive CDMA, GSM, AMPS or other known signals that are used to communicate within a wireless cell phone network. The transceiver 47 pre-processes the signals received from the antenna 43 so that they may be received by and further manipulated by the processor 21. The transceiver 47 also processes signals received from the processor 21 so that they may be transmitted from the exemplary display device 40 via the antenna 43.


In an alternative embodiment, the transceiver 47 can be replaced by a receiver. In yet another alternative embodiment, network interface 27 can be replaced by an image source, which can store or generate image data to be sent to the processor 21. For example, the image source can be a digital video disc (DVD) or a hard-disc drive that contains image data, or a software module that generates image data.


Processor 21 generally controls the overall operation of the exemplary display device 40. The processor 21 receives data, such as compressed image data from the network interface 27 or an image source, and processes the data into raw image data or into a format that is readily processed into raw image data. The processor 21 then sends the processed data to the driver controller 29 or to frame buffer 28 for storage. Raw data typically refers to the information that identifies the image characteristics at each location within an image. For example, such image characteristics can include color, saturation, and gray-scale level.


In one embodiment, the processor 21 includes a microcontroller, CPU, or logic unit to control operation of the exemplary display device 40. Conditioning hardware 52 generally includes amplifiers and filters for transmitting signals to the speaker 45, and for receiving signals from the microphone 46. Conditioning hardware 52 may be discrete components within the exemplary display device 40, or may be incorporated within the processor 21 or other components.


The driver controller 29 takes the raw image data generated by the processor 21 either directly from the processor 21 or from the frame buffer 28 and reformats the raw image data appropriately for high speed transmission to the array driver 22. Specifically, the driver controller 29 reformats the raw image data into a data flow having a raster-like format, such that it has a time order suitable for scanning across the display array 30. Then the driver controller 29 sends the formatted information to the array driver 22. Although a driver controller 29, such as a LCD controller, is often associated with the system processor 21 as a stand-alone Integrated Circuit (IC), such controllers may be implemented in many ways. They may be embedded in the processor 21 as hardware, embedded in the processor 21 as software, or fully integrated in hardware with the array driver 22.


Typically, the array driver 22 receives the formatted information from the driver controller 29 and reformats the video data into a parallel set of waveforms that are applied many times per second to the hundreds and sometimes thousands of leads coming from the display's x-y matrix of pixels.


In one embodiment, the driver controller 29, array driver 22, and display array 30 are appropriate for any of the types of displays described herein. For example, in one embodiment, driver controller 29 is a conventional display controller or a bi-stable display controller (e.g., an interferometric modulator controller). In another embodiment, array driver 22 is a conventional driver or a bi-stable display driver (e.g., an interferometric modulator display). In one embodiment, a driver controller 29 is integrated with the array driver 22. Such an embodiment is common in highly integrated systems such as cellular phones, watches, and other small area displays. In yet another embodiment, display array 30 is a typical display array or a bi-stable display array (e.g., a display including an array of interferometric modulators).


The input device 48 allows a user to control the operation of the exemplary display device 40. In one embodiment, input device 48 includes a keypad, such as a QWERTY keyboard or a telephone keypad, a button, a switch, a touch-sensitive screen, a pressure- or heat-sensitive membrane. In one embodiment, the microphone 46 is an input device for the exemplary display device 40. When the microphone 46 is used to input data to the device, voice commands may be provided by a user for controlling operations of the exemplary display device 40.


Power supply 50 can include a variety of energy storage devices as are well known in the art. For example, in one embodiment, power supply 50 is a rechargeable battery, such as a nickel-cadmium battery or a lithium ion battery. In another embodiment, power supply 50 is a renewable energy source, a capacitor, or a solar cell, including a plastic solar cell, and solar-cell paint. In another embodiment, power supply 50 is configured to receive power from a wall outlet.


In some implementations control programmability resides, as described above, in a driver controller which can be located in several places in the electronic display system. In some cases control programmability resides in the array driver 22. Those of skill in the art will recognize that the above-described optimization may be implemented in any number of hardware and/or software components and in various configurations.


The details of the structure of interferometric modulators that operate in accordance with the principles set forth above may vary widely. For example, FIGS. 7A-7E illustrate five different embodiments of the movable reflective layer 14 and its supporting structures. FIG. 7A is a cross section of the embodiment of FIG. 1, where a strip of metal material 14 is deposited on orthogonally extending supports 18. In FIG. 7B, the moveable reflective layer 14 is attached to supports at the corners only, on tethers 32. In FIG. 7C, the moveable reflective layer 14 is suspended from a deformable layer 34, which may comprise a flexible metal. The deformable layer 34 connects, directly or indirectly, to the substrate 20 around the perimeter of the deformable layer 34. These connections are herein referred to as support posts. The embodiment illustrated in FIG. 7D has support post plugs 42 upon which the deformable layer 34 rests. The movable reflective layer 14 remains suspended over the cavity, as in FIGS. 7A-7C, but the deformable layer 34 does not form the support posts by filling holes between the deformable layer 34 and the optical stack 16. Rather, the support posts are formed of a planarization material, which is used to form support post plugs 42. The embodiment illustrated in FIG. 7E is based on the embodiment shown in FIG. 7D, but may also be adapted to work with any of the embodiments illustrated in FIGS. 7A-7C as well as additional embodiments not shown. In the embodiment shown in FIG. 7E, an extra layer of metal or other conductive material has been used to form a bus structure 44. This allows signal routing along the back of the interferometric modulators, eliminating a number of electrodes that may otherwise have had to be formed on the substrate 20.


In embodiments such as those shown in FIG. 7, the interferometric modulators function as direct-view devices, in which images are viewed from the front side of the transparent substrate 20, the side opposite to that upon which the modulator is arranged. In these embodiments, the reflective layer 14 optically shields the portions of the interferometric modulator on the side of the reflective layer opposite the substrate 20, including the deformable layer 34. This allows the shielded areas to be configured and operated upon without negatively affecting the image quality. Such shielding allows the bus structure 44 in FIG. 7E, which provides the ability to separate the optical properties of the modulator from the electromechanical properties of the modulator, such as addressing and the movements that result from that addressing. This separable modulator architecture allows the structural design and materials used for the electromechanical aspects and the optical aspects of the modulator to be selected and to function independently of each other. Moreover, the embodiments shown in FIGS. 7C-7E have additional benefits deriving from the decoupling of the optical properties of the reflective layer 14 from its mechanical properties, which are carried out by the deformable layer 34. This allows the structural design and materials used for the reflective layer 14 to be optimized with respect to the optical properties, and the structural design and materials used for the deformable layer 34 to be optimized with respect to desired mechanical properties.



FIG. 8 is an illustration of an exemplary embodiment of an interferometric modulator array 800 showing a cross-sectional view of interferometric modulators 801a, 801b, and 801c. As shown, interferometric modulators 801a, 801b, and 801c each have features similar to those previously discussed above. Also shown are additional features which have been formed above the structures previously discussed. In some embodiments the interferometric modulator array may be processed above these additional features. One skilled in the art will recognize that these features are combinable with interferometric modulators of any of the previously discussed embodiments, as well as other interferometric modulator embodiments not discussed.


Referring to FIG. 8, as in the embodiments previously discussed the interferometric modulator structures are formed on a transparent substrate 820. Although in other embodiments an array may comprise various types of interferometric modulators, in this embodiment the interferometric modulators 801a, 801b, and 801c are identical, and the structure of these interferometric modulators will now be described with reference to interferometric modulator 801b only. Posts 18a are formed on the substrate 820, and define the boundaries for adjacent interferometric modulators. An optical stack 816b is formed on the substrate 820 between the posts 18a. The posts 18a support a deformable layer 34b from which a reflective layer 814b is suspended. The reflective layer 814b is suspended so as to be spaced apart from the optical stack 816b such that an interferometric cavity 806b is formed between the optical stack 816b and the reflective layer 814b. As discussed above, movement of the reflective layer 814b with respect to the optical stack 816b affects the dimensions, and therefore the interferometric properties, of the cavity 806b. Movement of the reflective layer 814b is controlled by a providing a voltage difference between the optical stack 816b and the deformable layer 34b. In this embodiment the additional features above the interferometric modulator provide an electrical connection to the deformable layer 34b.


As shown in FIG. 8, posts 18a are extended vertically by addition of supports 18b. An encapsulation layer 802 is supported by the supports 18b, and has a via 804 adjacent to one of the supports 18b. The via 804 electrically connects the deformable layer 34b to a first interconnect 810, which is connected to additional circuitry. In this embodiment the circuitry comprises an inverter with PMOS transistor 822 and NMOS transistor 824. The input to the inverter 822 is connected to a connection bump 840 which is part of a 3×3 array of connection bumps 841 that is formed on an upper layer 844 of the modulator array 800. In some embodiments connection bumps 840 are not used. As can be envisioned, with this structure each deformable layer in the modulator array 800 can be directly connected to another circuit. For example, in the modulator array 800, the deformable layer 34b directly connects through interconnect 810 to the connection bump 840, which may be connected to another circuit. All other, or substantially all other, deformable layers within the modulator array can similarly connect through individual adjacent interconnects to individual connectors so that each deformable layer is capable of being individually addressed and controlled by the driver circuitry. Thus, the device has a plurality of interconnects formed adjacent a plurality of the interferometric modulators, where each interconnect is configured to connect a single light modulator to a circuit. Accordingly, this is a device with an array of means for modulating light formed on a transmitting means, and a plurality of means for interconnecting formed adjacent a plurality of the light modulating means, where each of the interconnecting means is configured to connect a single light modulating means to a circuit.


In some embodiments, the portion of deformable layers configured to be individually addressable is about 100%, however 1% through 99% of the deformable layers are individually addressable in other embodiments, for example one embodiment may have about 10%, about 20%, about 30%, about 40%, about 50%, about 60%, about 70%, about 80%, or about 90% of its deformable layers individually addressable.


A separate electronic device 860 provides a 3×3 array of connection pads 862 that is configured to mate with the a 3×3 array of connection bumps 841 on the interferometric modulator array 800. As indicated in FIG. 8, a connection bump 840 on the interferometric modulator array 800 is configured to align with a connection pad 850 on the electronic device 860 in order to provide an electrical connection between the device 860 and the modulator 801b.


In the embodiment shown in FIG. 8, the interferometric modulators 801a-c are enclosed by the encapsulation layer 802. The encapsulation layer 802 may provide a hermetic seal for the interferometric modulator in order to protect it from environmental agents such as moisture and oxygen. The seal also allows for pressure within the interferometric modulators 801a-c to be maintained independent from external pressure of the ambient environment. Thus, the interferometric modulators 801a-c may be fabricated to maintain environments that differ from the ambient environment. For example, during manufacturing, the encapsulation layer 802 can be manufactured with via 804 that provides a through hole from the ambient environment to the interferometric modulator 801b. The via 804 can then be filled by providing the first interconnect layer serves both to seal the encapsulation layer 802 and provides an electrical connection to the deformable layer 34b. In some embodiments the encapsulation layer seals all interferometric modulators in an array from the ambient environment, while in other embodiments only a portion of the interferometric modulators are sealed by the encapsulation layer. For example, an array may comprise some interferometric modulators which are not addressed. Such interferometric modulators have a reflective layer manufactured at a known fixed position, and do not therefore need to have encapsulation layer comprising an electrical connection to them.


When the reflective layer 814b, and the deformable layer 34b move between the actuated and relaxed states, orifices within the deformable layer 34b (not shown in the cross-section of FIG. 8) allow for gasses to flow between the cavity 806b below the deformable layer 34b and the cavity 808b above the deformable layer 34b. The viscosity of the gasses within the cavity may slow the movement between cavities. Sealing the interferometric modulator array at the time of manufacturing allows for deliberate customization of the cavity environment. Because of the permanent nature of the encapsulation, the environment within each cavity can persist throughout the lifetime of the array. For example, inducing a vacuum before sealing cavity 806b will substantially remove the gasses from the cavity portions 806b, and 808b, so that during use, the movement of the reflective layer 814b and the deformable layer 34b is not impeded by the cavity atmosphere. It should be realized that interferometric modulator arrays are typically sealed from the ambient environment by sealing a backplate to protect the array from the outside environment. While this type of sealant may still be used, it may also be unnecessary because the encapsulation layer 802 can also serve to protect the interior cavities from being affected by the ambient environment. Similarly, embodiments of the invention may also include the use of a desiccant to reduce the moisture levels within a cavity. However, the use of such desiccant may unnecessary in view of the fact that the cavities may be hermetically sealed by the encapsulation layer.


In some embodiments the encapsulation layer 802 is spaced apart from the relaxed state position of the deformable layer 34b by the introduction of an intermediate layer. The introduction of such an intermediate layer may also improve reliability of the device. During operation, the deformable layer 34b may forcefully move from an actuated position close to the optical stack 816b to the relaxed position away from the optical stack 816b. Maintaining the cavity 808b above the deformable layer 34b allows for the deformable layer 34b to “overshoot” the final relaxed state because of the mechanical restorative force. Without the cavity, the deformable layer would collide with the encapsulating layer, potentially damaging the structure and shortening the life of the encapsulating layer and/or the mechanical interferometric modulator structure.


As shown in FIG. 8, in some embodiments the encapsulation layer 802 comprises the via 804 which makes an electrical connection between the deformable layer 34 and a first interconnect layer 810. The interconnect layer 810 can be routed to circuitry to be connected to the interferometric modulator. The circuitry may comprise passive and active elements, such as routing wires, resistors, capacitors, inductors, diodes, and transistors. These elements may also include variable elements, such as variable resistors and variable capacitors. The type of circuit elements is not limited and other types of circuit elements may also be used. The circuitry may comprise display driver circuitry for at least one of rows, columns, portions of rows and/or columns, and individual deformable layers. The circuitry may additionally or alternatively comprise sense circuitry, used to determine the state of individual deformable layers or groups (such as rows or columns) of deformable layers. ESD protection, EM shielding, and interconnect routing may also be included in the circuitry. In some embodiments the circuitry may also comprise digital signal processing (DSP) functions such as data filtering and control information decoding. In some embodiments the circuitry may comprise RF functions such as an antenna and a power amp, as well as data converters. The type and function of the circuitry is not limited and other types and functions may be implemented.


The interferometric modulators may also be connected to intermediate connectors configured to make connections to other circuits. Such connectors include bond-pads and bumps, such as those used in a ball grid array (BGA). In some embodiments the circuitry and/or connectors are outside the perimeter of the interferometric modulator array. The interferometric modulators may be connected to the connectors through the interconnect layers only, or through the circuitry, as in FIG. 8, where the interferometric modulators are connected to the interconnect layer 810, which is connected to the inverter (the circuitry), which is connected to the connector 840.


In some embodiments circuitry and/or connectors are within the perimeter of the interferometric modulator array. An advantageous aspect of this arrangement is that it allows for short routing connections. Such an embodiment is shown in FIG. 9 as interferometric modulator 900. Similar to the embodiment described with reference to FIG. 8, interferometric modulator 900 is formed on a substrate 20. Posts 18a are formed to define lateral boundaries, and an optical stack 16 is formed on the substrate 20 between the posts 18a. A movable reflective layer 34 is formed on the posts. This embodiment has circuitry between the deformable layer 34 and a connection bump 940, wherein the circuitry consists only of interconnect 910, which comprises a via 912 sealing the encapsulation layer 902 from the ambient environment. In some embodiments the encapsulation layer is not present. The short interconnect 910 has lower parasitic parameters, such as resistance, capacitance, and inductance than it would if it were longer. Similarly, in some embodiments a second connector, such as a second bump, (not shown) can provide a short routing connection to an electrode in the optical stack 16. The second bump may connect to the electrode in the optical stack 16 through, for example, a conductive element (not shown) adjacent to or as part of the supports 18 and 18b. In some embodiments other types of connectors may be used, such as a bond pad. In some embodiments the connectors are arranged with a pitch between about 40 microns and about 60 microns.



FIGS. 10A and 10B are cross-sectional and top views, respectively, of another embodiment of an interferometric modulator 1000. One or more sacrificial layers are deposited during the fabrication of the interferometric modulator. The sacrificial layers at least provide a structural substrate for deposition of the layers which form the interferometric modulator. Once the layers forming the interferometric modulator are deposited, the sacrificial layers are removed, leaving only the interferometric modulator. In some cases the spaces previously occupied by the sacrificial layers then become cavities which allow for the mirror and the mechanical layer to move according to the operation of the interferometric modulator discussed above.


The interferometric modulator 1000 may be formed according to the following process. Posts 18 are formed on the substrate 20, and optical stack 16 formed on the substrate 20 between the posts 18. A first sacrificial layer is deposited on the optical stack 16. A reflective layer 14 is then formed on the first sacrificial layer. Next, a second sacrificial layer is deposited on the reflective layer 14. The second sacrificial layer is etched so as to expose the reflective layer 14 in a region between the posts 18, and a mechanical layer 34 is then formed on the posts 18, the etched second sacrificial layer, and the portion of the reflective layer 14 exposed by etching the second sacrificial layer.


In some embodiments, a third sacrificial layer is deposited above the mechanical layer. The third sacrificial layer may then be etched according to a desired contour for the encapsulation layer 1002, which is deposited on the third sacrificial layer. As seen from FIG. 10A, in this embodiment, the third sacrificial layer was etched so that the encapsulation layer contacts the mechanical layer in regions adjacent to the posts and is spaced apart from the mechanical layer in regions adjacent to the mirror.


In some embodiments the after the encapsulation layer is deposited, one or more orifices 1004 may be generated in the encapsulation layer by, for example, etching. After the orifices 1004 have been generated, the sacrificial layers may be removed. In some embodiments the orifices provide a path or the only path through which etching agents access the sacrificial layers and/or provide a path or the only path through which the etching agents and sacrificial layer materials are evacuated from the region between the encapsulation layer and the substrate.


Once the sacrificial layers are removed, the orifices 1004 in the encapsulation layer 1002 may be closed to hermetically seal the interferometric cavity from the ambient environment. In some embodiments prior to closing the orifices 1004, the atmosphere within the interferometric cavity may be altered. For example, a vacuum may be induced, or an inert atmosphere may be generated between the encapsulation layer and the substrate. After the desired atmosphere is generated, the orifices may be closed while maintaining the desired atmosphere. The orifices may be closed with various materials including, but not limited to substantially non-conductive materials, and substantially conductive materials.


In some embodiments at least some of the orifices may be closed using a conductive material. The conductive material may contact the mechanical layer and form a via 1006, as seen in FIG. 10A. As discussed above, the via 1006 provides an electrical connection to the mechanical layer 34 through the encapsulation layer 1002.


The via 1006 may be used to electrically connect the mechanical layer 34 to other interconnect layers and to circuitry. Using semiconductor fabrication techniques such as deposition of materials and sacrificial layers, and etching the materials and sacrificial layers, the other interconnect layers and the circuitry may be fabricated adjacent to the interferometric modulator. For example, as shown in FIG. 10A, passive circuitry including an inductor 1008, a capacitor 1010, and a resistor 1012 have been fabricated adjacent to the device, above the encapsulation layer 1002. In this embodiment, an active circuit element, a diode 1014, has also been fabricated adjacent to the device. The active and passive circuit elements may be electrically connected either directly or indirectly to the interferometric device.


Also shown in FIG. 10A is a connection bump 1040. In this embodiment the connection bump 1040 is connected to some of the circuitry fabricated adjacent to the interferometric modulator. The connection bump 1040 is configured to electrically connect the interferometric modulator to another circuit. As shown in FIG. 10A, the connection bump 1040 may connect to the interferometric modulator indirectly, through other circuitry. In some embodiments the connection bump may directly connect to the device through the via 1006. Such an embodiment is shown in FIG. 9.



FIG. 10B shows a top view of the structures of FIG. 10A fabricated above the encapsulation layer 34, indicating their relative arrangement in the orientation depicted. The connection bump 1040, the diode 1014, the resistor 1012, the capacitor 1010, and the inductor 1008 are each shown as well as certain interconnect 1016 layers which electrically connect the structures.


While the above detailed description has shown, described, and pointed out novel features as applied to various embodiments, it will be understood that various omissions, substitutions, and changes in the form and details of the device or process illustrated may be made by those skilled in the art without departing from the spirit of the invention. As will be recognized, the present invention may be embodied within a form that does not provide all of the features and benefits set forth herein, as some features may be used or practiced separately from others.

Claims
  • 1. An interferometric display device, comprising: a transmissive substrate;a plurality of individually addressable interferometric light modulators on the substrate, each modulator comprising a first electrode;a second electrode;a conductive connector connected to the first electrode and configured to connect to an external device to control said modulator through said connector;at least one of a diode, a transistor, and a zener diode, wherein each of the at least one diode, a transistor, and a zener diode is connected to the first electrode and the connector and disposed therebetween; anda cavity between the first and second electrode, wherein the cavity is configured to interferometrically modulate incident light transmitted through the substrate, and wherein the cavity has a variable height dependent on a voltage potential applied between the first and second electrodes.
  • 2. The interferometric display device of claim 1, wherein the plurality of modulators comprise at least 90 percent of the interferometric modulators in an array of interferometric modulators.
  • 3. The interferometric display device of claim 1, wherein the connectors of the modulators collectively comprise a plurality of connector bumps.
  • 4. The interferometric display device of claim 3, wherein the connector bumps are arranged with a pitch between about 40 microns and about 60 microns.
  • 5. The interferometric display device of claim 1, wherein each modulator further comprises at least one of a capacitor and an inductor.
  • 6. The interferometric display device of claim 1, wherein each modulator comprises at least one support configured to define a spacing between the modulator and the connector.
  • 7. The device of claim 1, wherein each modulator further comprises: a partially light-reflecting electrode;a movable electrode defining the cavity of the modulator with the first electrode; andat least one first support between the partially light-reflecting electrode and the movable electrode.
  • 8. The device of claim 1, wherein each modulator is characterized by at least two states and wherein the connector is configured to conduct a signal to control the state of the modulator associated with the connector.
  • 9. The device of claim 1, further comprising: a display comprising the interferometric display device;a processor that is configured to communicate with said display, said processor being configured to process image data; anda memory device that is configured to communicate with said processor.
  • 10. The device of claim 1, further comprising a driver circuit configured to send at least one signal to the display.
  • 11. The device of claim 10, further comprising a controller configured to send at least a portion of the image data to the driver circuit.
  • 12. The device of claim 1, further comprising an image source module configured to send said image data to said processor.
  • 13. The device of claim 1, further comprising an input device configured to receive input data and to communicate said input data to said processor.
  • 14. The device of claim 12, wherein the image source module comprises at least one of a receiver, transceiver, and transmitter.
  • 15. A device comprising: a substrate;a plurality of individually addressable means for interferometrically modulating incident light on the substrate, each modulating means comprising a first electrode; anda second electrode;conductive connecting means for connecting a single one of the modulating means to an external device so that each single one of the plurality of modulating means is individually controllable by the external device through said connector;at least one of a diode, a transistor, and a zener diode, wherein each of the at least one diode, a transistor, and a zener diode connected to the first electrode and the connecting means and disposed therebetween; anda cavity between the first and second electrode, wherein the cavity is configured to interferometricall modulate incident light transmitted through the substrate, and wherein the cavity has a variable height dependent on a voltage potential applied between the first and second electrodes.
  • 16. The device of claim 15, wherein the connecting means comprises one of a capacitor and an inductor.
  • 17. The device of claim 15, wherein the means for actively controlling comprises a means for applying a voltage to an electrode of the modulating means.
  • 18. The interferometric display device of claim 1, wherein the interferometric modulator comprises an electrode is moveable with respect to the substrate and the connector is electrically connected to the first electrode.
  • 19. The interferometric display device of claim 15, wherein the modulating means comprises an electrode is moveable with respect to the supporting means and the connecting means is electrically connected to the first electrode.
  • 20. The interferometric display device of claim 1, wherein each connecter is located farther from the substrate than the modulator.
  • 21. The interferometric display device of claim 15, wherein each connecting means is located farther from the supporting means than the first electrode.
US Referenced Citations (461)
Number Name Date Kind
2534846 Ambrose et al. Dec 1950 A
3296530 Brooks Jan 1967 A
3439973 Paul et al. Apr 1969 A
3443854 Weiss May 1969 A
3653741 Marks Apr 1972 A
3656836 de Cremoux et al. Apr 1972 A
3725868 Malmer, Jr. et al. Apr 1973 A
3813265 Marks May 1974 A
3955880 Lierke May 1976 A
4099854 Decker et al. Jul 1978 A
4196396 Smith Apr 1980 A
4228437 Shelton Oct 1980 A
4377324 Durand et al. Mar 1983 A
4389096 Hori et al. Jun 1983 A
4392711 Moraw et al. Jul 1983 A
4403248 te Velde Sep 1983 A
4441791 Hornbeck Apr 1984 A
4445050 Marks Apr 1984 A
4459182 te Velde Jul 1984 A
4482213 Piliavin et al. Nov 1984 A
4500171 Penz et al. Feb 1985 A
4518959 Ueda et al. May 1985 A
4519676 te Velde May 1985 A
4531126 Sadones Jul 1985 A
4566935 Hornbeck Jan 1986 A
4571603 Hornbeck et al. Feb 1986 A
4596992 Hornbeck Jun 1986 A
4615595 Hornbeck Oct 1986 A
4626840 Glasper et al. Dec 1986 A
4662746 Hornbeck May 1987 A
4663083 Marks May 1987 A
4666254 Itoh et al. May 1987 A
4681403 te Velde et al. Jul 1987 A
4710732 Hornbeck Dec 1987 A
4748366 Taylor May 1988 A
4786128 Birnbach Nov 1988 A
4790635 Apsley Dec 1988 A
4856863 Sampsell et al. Aug 1989 A
4857978 Goldburt et al. Aug 1989 A
4859060 Katagiri et al. Aug 1989 A
4900136 Goldburt et al. Feb 1990 A
4900395 Syverson et al. Feb 1990 A
4937496 Neiger et al. Jun 1990 A
4954789 Sampsell Sep 1990 A
4956619 Hornbeck Sep 1990 A
4965562 Verhulst Oct 1990 A
4980775 Brody Dec 1990 A
4982184 Kirkwood Jan 1991 A
5018256 Hornbeck May 1991 A
5022745 Zayhowski et al. Jun 1991 A
5028939 Hornbeck et al. Jul 1991 A
5037173 Sampsell et al. Aug 1991 A
5044736 Jaskie et al. Sep 1991 A
5061049 Hornbeck Oct 1991 A
5075796 Schildkraut et al. Dec 1991 A
5078479 Vuilleumier Jan 1992 A
5079544 DeMond et al. Jan 1992 A
5083857 Hornbeck Jan 1992 A
5096279 Hornbeck et al. Mar 1992 A
5099353 Hornbeck Mar 1992 A
5124834 Cusano et al. Jun 1992 A
5136669 Gerdt Aug 1992 A
5142405 Hornbeck Aug 1992 A
5142414 Koehler Aug 1992 A
5153771 Link et al. Oct 1992 A
5162787 Thompson et al. Nov 1992 A
5168406 Nelson Dec 1992 A
5170156 DeMond et al. Dec 1992 A
5172262 Hornbeck Dec 1992 A
5179274 Sampsell Jan 1993 A
5192395 Boysel et al. Mar 1993 A
5192946 Thompson et al. Mar 1993 A
5206629 DeMond et al. Apr 1993 A
5206632 Dupont et al. Apr 1993 A
5212582 Nelson May 1993 A
5214419 DeMond et al. May 1993 A
5214420 Thompson et al. May 1993 A
5216537 Hornbeck Jun 1993 A
5226099 Mignardi et al. Jul 1993 A
5228013 Bik Jul 1993 A
5231532 Magel et al. Jul 1993 A
5233385 Sampsell Aug 1993 A
5233456 Nelson Aug 1993 A
5233459 Bozler et al. Aug 1993 A
5254980 Hendrix et al. Oct 1993 A
5272473 Thompson et al. Dec 1993 A
5278652 Urbanus et al. Jan 1994 A
5280277 Hornbeck Jan 1994 A
5285196 Gale Feb 1994 A
5287096 Thompson et al. Feb 1994 A
5293272 Jannson et al. Mar 1994 A
5296950 Lin et al. Mar 1994 A
5305640 Boysel et al. Apr 1994 A
5311360 Bloom et al. May 1994 A
5312513 Florence et al. May 1994 A
5323002 Sampsell et al. Jun 1994 A
5324683 Fitch et al. Jun 1994 A
5325116 Sampsell Jun 1994 A
5326430 Cronin et al. Jul 1994 A
5327286 Sampsell et al. Jul 1994 A
5331454 Hornbeck Jul 1994 A
5339116 Urbanus et al. Aug 1994 A
5345328 Fritz et al. Sep 1994 A
5355357 Yamamori et al. Oct 1994 A
5358601 Cathey Oct 1994 A
5365283 Doherty et al. Nov 1994 A
5381232 Van Wijk Jan 1995 A
5381253 Sharp et al. Jan 1995 A
5401983 Jokerst et al. Mar 1995 A
5411769 Hornbeck May 1995 A
5444566 Gale et al. Aug 1995 A
5446479 Thompson et al. Aug 1995 A
5448314 Heimbuch et al. Sep 1995 A
5452024 Sampsell Sep 1995 A
5454906 Baker et al. Oct 1995 A
5457493 Leddy et al. Oct 1995 A
5457566 Sampsell et al. Oct 1995 A
5459602 Sampsell Oct 1995 A
5459610 Bloom et al. Oct 1995 A
5461411 Florence et al. Oct 1995 A
5474865 Vasudev Dec 1995 A
5489952 Gove et al. Feb 1996 A
5497172 Doherty et al. Mar 1996 A
5497197 Gove et al. Mar 1996 A
5499037 Nakagawa et al. Mar 1996 A
5499062 Urbanus Mar 1996 A
5500635 Mott Mar 1996 A
5500761 Goossen et al. Mar 1996 A
5506597 Thompson et al. Apr 1996 A
5515076 Thompson et al. May 1996 A
5517347 Sampsell May 1996 A
5523803 Urbanus et al. Jun 1996 A
5526051 Gove et al. Jun 1996 A
5526172 Kanack Jun 1996 A
5526327 Cordova, Jr. Jun 1996 A
5526688 Boysel et al. Jun 1996 A
5535047 Hornbeck Jul 1996 A
5544268 Bischel et al. Aug 1996 A
5548301 Kornher et al. Aug 1996 A
5551293 Boysel et al. Sep 1996 A
5552924 Tregilgas Sep 1996 A
5552925 Worley Sep 1996 A
5559358 Burns et al. Sep 1996 A
5563398 Sampsell Oct 1996 A
5567334 Baker et al. Oct 1996 A
5570135 Gove et al. Oct 1996 A
5579149 Moret et al. Nov 1996 A
5581272 Conner et al. Dec 1996 A
5583688 Hornbeck Dec 1996 A
5589852 Thompson et al. Dec 1996 A
5597736 Sampsell Jan 1997 A
5600383 Hornbeck Feb 1997 A
5602671 Hornbeck Feb 1997 A
5606441 Florence et al. Feb 1997 A
5608468 Gove et al. Mar 1997 A
5610438 Wallace et al. Mar 1997 A
5610624 Bhuva Mar 1997 A
5610625 Sampsell Mar 1997 A
5614937 Nelson Mar 1997 A
5619059 Li et al. Apr 1997 A
5619365 Rhoads et al. Apr 1997 A
5619366 Rhoads et al. Apr 1997 A
5629790 Neukermans et al. May 1997 A
5633652 Kanbe et al. May 1997 A
5636052 Arney et al. Jun 1997 A
5636185 Brewer et al. Jun 1997 A
5638084 Kalt Jun 1997 A
5638946 Zavracky Jun 1997 A
5641391 Hunter et al. Jun 1997 A
5646768 Kaeriyama Jul 1997 A
5650881 Hornbeck Jul 1997 A
5654741 Sampsell et al. Aug 1997 A
5657099 Doherty et al. Aug 1997 A
5659374 Gale, Jr. et al. Aug 1997 A
5661591 Lin et al. Aug 1997 A
5665997 Weaver et al. Sep 1997 A
5673139 Johnson Sep 1997 A
5683591 Offenberg Nov 1997 A
5703710 Brinkman et al. Dec 1997 A
5710656 Goossen Jan 1998 A
5726480 Pister Mar 1998 A
5739945 Tayebati Apr 1998 A
5740150 Uchimaru et al. Apr 1998 A
5745193 Urbanus et al. Apr 1998 A
5745281 Yi et al. Apr 1998 A
5751469 Arney et al. May 1998 A
5771116 Miller et al. Jun 1998 A
5784190 Worley Jul 1998 A
5784212 Hornbeck Jul 1998 A
5786927 Greywall et al. Jul 1998 A
5793504 Stoll Aug 1998 A
5808780 McDonald Sep 1998 A
5808781 Arney et al. Sep 1998 A
5818095 Sampsell Oct 1998 A
5825528 Goossen Oct 1998 A
5835255 Miles Nov 1998 A
5838484 Goossen et al. Nov 1998 A
5842088 Thompson Nov 1998 A
5905482 Hughes et al. May 1999 A
5912758 Knipe et al. Jun 1999 A
5943158 Ford et al. Aug 1999 A
5959763 Bozler et al. Sep 1999 A
5963788 Barron et al. Oct 1999 A
5986796 Miles Nov 1999 A
5994174 Carey et al. Nov 1999 A
6028690 Carter et al. Feb 2000 A
6038056 Florence et al. Mar 2000 A
6040937 Miles Mar 2000 A
6046840 Huibers Apr 2000 A
6049317 Thompson et al. Apr 2000 A
6055090 Miles Apr 2000 A
6056406 Park et al. May 2000 A
6061075 Nelson et al. May 2000 A
6097145 Kastalsky et al. Aug 2000 A
6099132 Kaeriyama Aug 2000 A
6100872 Aratani et al. Aug 2000 A
6113239 Sampsell et al. Sep 2000 A
6115014 Aoki et al. Sep 2000 A
6142358 Cohn et al. Nov 2000 A
6147790 Meier et al. Nov 2000 A
6158156 Patrick Dec 2000 A
6160833 Floyd et al. Dec 2000 A
6171945 Mandal et al. Jan 2001 B1
6172797 Huibers Jan 2001 B1
6180428 Peeters et al. Jan 2001 B1
6195196 Kimura et al. Feb 2001 B1
6201633 Peeters et al. Mar 2001 B1
6215221 Cabuz et al. Apr 2001 B1
6232936 Gove et al. May 2001 B1
6239777 Sugahara et al. May 2001 B1
6242932 Hembree Jun 2001 B1
6243149 Swanson et al. Jun 2001 B1
6282010 Sulzbach et al. Aug 2001 B1
6288472 Cabuz et al. Sep 2001 B1
6288824 Kastalsky Sep 2001 B1
6295154 Laor et al. Sep 2001 B1
6316289 Chung Nov 2001 B1
6323982 Hornbeck Nov 2001 B1
6327071 Kimura Dec 2001 B1
6331909 Dunfield Dec 2001 B1
6335831 Kowarz et al. Jan 2002 B2
6356254 Kimura Mar 2002 B1
6356378 Huibers Mar 2002 B1
6358021 Cabuz Mar 2002 B1
6376787 Martin et al. Apr 2002 B1
6407851 Islam et al. Jun 2002 B1
6417868 Bock et al. Jul 2002 B1
6433917 Mei et al. Aug 2002 B1
6438282 Takeda et al. Aug 2002 B1
6447126 Hornbeck Sep 2002 B1
6449084 Guo Sep 2002 B1
6456420 Goodwin-Johansson Sep 2002 B1
6465355 Horsley Oct 2002 B1
6466190 Evoy Oct 2002 B1
6466354 Gudeman Oct 2002 B1
6466358 Tew Oct 2002 B2
6473072 Comiskey et al. Oct 2002 B1
6473274 Maimone et al. Oct 2002 B1
6480177 Doherty et al. Nov 2002 B2
6496122 Sampsell Dec 2002 B2
6545335 Chua et al. Apr 2003 B1
6548908 Chua et al. Apr 2003 B2
6549338 Wolverton et al. Apr 2003 B1
6552840 Knipe Apr 2003 B2
6574033 Chui et al. Jun 2003 B1
6589625 Kothari et al. Jul 2003 B1
6600201 Hartwell et al. Jul 2003 B2
6606175 Sampsell et al. Aug 2003 B1
6608268 Goldsmith Aug 2003 B1
6624944 Wallace et al. Sep 2003 B1
6625047 Coleman, Jr. Sep 2003 B2
6630786 Cummings et al. Oct 2003 B2
6632698 Ives Oct 2003 B2
6635919 Melendez et al. Oct 2003 B1
6642913 Kimura et al. Nov 2003 B1
6643069 Dewald Nov 2003 B2
6650455 Miles Nov 2003 B2
6657832 Williams et al. Dec 2003 B2
6660656 Cheung et al. Dec 2003 B2
6666561 Blakley Dec 2003 B1
6674090 Chua et al. Jan 2004 B1
6674562 Miles et al. Jan 2004 B1
6674563 Chui et al. Jan 2004 B2
6680792 Miles Jan 2004 B2
6710908 Miles et al. Mar 2004 B2
6741377 Miles May 2004 B2
6741383 Huibers et al. May 2004 B2
6741384 Martin et al. May 2004 B1
6741503 Farris et al. May 2004 B1
6747785 Chen et al. Jun 2004 B2
6747800 Lin Jun 2004 B1
6775174 Huffman et al. Aug 2004 B2
6778155 Doherty et al. Aug 2004 B2
6794119 Miles Sep 2004 B2
6809788 Yamada et al. Oct 2004 B2
6811267 Allen et al. Nov 2004 B1
6819469 Koba Nov 2004 B1
6822628 Dunphy et al. Nov 2004 B2
6829132 Martin et al. Dec 2004 B2
6841081 Chang et al. Jan 2005 B2
6853129 Cummings et al. Feb 2005 B1
6855610 Tung et al. Feb 2005 B2
6859218 Luman et al. Feb 2005 B1
6861277 Monroe et al. Mar 2005 B1
6862022 Slupe Mar 2005 B2
6862029 D'Souza et al. Mar 2005 B1
6867896 Miles Mar 2005 B2
6870581 Li et al. Mar 2005 B2
6870654 Lin et al. Mar 2005 B2
6882458 Lin et al. Apr 2005 B2
6882461 Tsai et al. Apr 2005 B1
6891658 Whitehead et al. May 2005 B2
6912022 Lin et al. Jun 2005 B2
6947200 Huibers Sep 2005 B2
6952303 Lin et al. Oct 2005 B2
6958847 Lin Oct 2005 B2
6959990 Penn Nov 2005 B2
6970031 Martin et al. Nov 2005 B1
7008812 Carley Mar 2006 B1
7053737 Schwartz et al. May 2006 B2
7075700 Muenter Jul 2006 B2
7123216 Miles Oct 2006 B1
7126741 Wagner et al. Oct 2006 B2
7164520 Palmateer et al. Jan 2007 B2
7236284 Miles Jun 2007 B2
7245285 Yeh et al. Jul 2007 B2
7250930 Hoffman et al. Jul 2007 B2
7372613 Chui et al. May 2008 B2
7436573 Doan et al. Oct 2008 B2
20010003487 Miles Jun 2001 A1
20010028503 Flanders et al. Oct 2001 A1
20020014579 Dunfield Feb 2002 A1
20020015215 Miles Feb 2002 A1
20020021485 Pilossof Feb 2002 A1
20020024711 Miles Feb 2002 A1
20020027636 Yamada Mar 2002 A1
20020054424 Miles May 2002 A1
20020075555 Miles Jun 2002 A1
20020114558 Nemirovsky Aug 2002 A1
20020126364 Miles Sep 2002 A1
20020139981 Young Oct 2002 A1
20020146200 Kudrle et al. Oct 2002 A1
20020149828 Miles Oct 2002 A1
20020149834 Mei et al. Oct 2002 A1
20020149850 Heffner et al. Oct 2002 A1
20020167072 Andosca Nov 2002 A1
20020167730 Needham et al. Nov 2002 A1
20020186483 Hagelin et al. Dec 2002 A1
20030015936 Yoon et al. Jan 2003 A1
20030016428 Kato et al. Jan 2003 A1
20030029705 Qiu et al. Feb 2003 A1
20030043157 Miles Mar 2003 A1
20030053078 Missey et al. Mar 2003 A1
20030072070 Miles Apr 2003 A1
20030156315 Li et al. Aug 2003 A1
20030202264 Weber et al. Oct 2003 A1
20030202265 Reboa et al. Oct 2003 A1
20030202266 Ring et al. Oct 2003 A1
20030210851 Fu et al. Nov 2003 A1
20040008396 Stappaerts Jan 2004 A1
20040008438 Sato Jan 2004 A1
20040027671 Wu et al. Feb 2004 A1
20040027701 Ishikawa Feb 2004 A1
20040051929 Sampsell et al. Mar 2004 A1
20040056742 Dabbaj Mar 2004 A1
20040058532 Miles et al. Mar 2004 A1
20040075967 Lynch et al. Apr 2004 A1
20040080035 Delapierre Apr 2004 A1
20040080807 Chen et al. Apr 2004 A1
20040100594 Huibers et al. May 2004 A1
20040100680 Huibers et al. May 2004 A1
20040124483 Partridge et al. Jul 2004 A1
20040125281 Lin Jul 2004 A1
20040125347 Patel et al. Jul 2004 A1
20040136045 Tran Jul 2004 A1
20040140557 Sun et al. Jul 2004 A1
20040145049 McKinnell et al. Jul 2004 A1
20040145811 Lin et al. Jul 2004 A1
20040147056 McKinnell et al. Jul 2004 A1
20040147198 Lin et al. Jul 2004 A1
20040148009 Buzzard et al. Jul 2004 A1
20040150939 Huff Aug 2004 A1
20040160143 Shreeve et al. Aug 2004 A1
20040174583 Chen et al. Sep 2004 A1
20040175577 Lin et al. Sep 2004 A1
20040179281 Reboa Sep 2004 A1
20040179445 Park et al. Sep 2004 A1
20040184766 Kim et al. Sep 2004 A1
20040201908 Kaneko Oct 2004 A1
20040207897 Lin Oct 2004 A1
20040209192 Lin et al. Oct 2004 A1
20040209195 Lin Oct 2004 A1
20040212026 Van Brocklin et al. Oct 2004 A1
20040217378 Martin et al. Nov 2004 A1
20040217919 Piehl et al. Nov 2004 A1
20040218251 Piehl et al. Nov 2004 A1
20040218334 Martin et al. Nov 2004 A1
20040218341 Martin et al. Nov 2004 A1
20040227493 Van Brocklin et al. Nov 2004 A1
20040233503 Kimura Nov 2004 A1
20040240032 Miles Dec 2004 A1
20040240138 Martin et al. Dec 2004 A1
20040245588 Nikkel et al. Dec 2004 A1
20040263944 Miles et al. Dec 2004 A1
20050001797 Miller et al. Jan 2005 A1
20050001828 Martin et al. Jan 2005 A1
20050002082 Miles Jan 2005 A1
20050003667 Lin et al. Jan 2005 A1
20050014374 Partridge et al. Jan 2005 A1
20050024557 Lin Feb 2005 A1
20050035699 Tsai Feb 2005 A1
20050036095 Yeh et al. Feb 2005 A1
20050036192 Lin et al. Feb 2005 A1
20050038950 Adelmann Feb 2005 A1
20050042117 Lin Feb 2005 A1
20050046922 Lin et al. Mar 2005 A1
20050046948 Lin Mar 2005 A1
20050057442 Way Mar 2005 A1
20050068583 Gutkowski et al. Mar 2005 A1
20050068605 Tsai Mar 2005 A1
20050068606 Tsai Mar 2005 A1
20050069209 Damera-Venkata et al. Mar 2005 A1
20050078348 Lin Apr 2005 A1
20050157364 Lin Jul 2005 A1
20050168849 Lin Aug 2005 A1
20050195462 Lin Sep 2005 A1
20050195467 Kothari et al. Sep 2005 A1
20050202649 Hung et al. Sep 2005 A1
20050239275 Muthukumar et al. Oct 2005 A1
20050249966 Tung et al. Nov 2005 A1
20060007517 Tsai Jan 2006 A1
20060017689 Faase et al. Jan 2006 A1
20060022966 Mar Feb 2006 A1
20060024880 Chui et al. Feb 2006 A1
20060033975 Miles Feb 2006 A1
20060044654 Vandorpe et al. Mar 2006 A1
20060065940 Kothari Mar 2006 A1
20060066599 Chui Mar 2006 A1
20060066640 Kothari et al. Mar 2006 A1
20060066935 Cummings et al. Mar 2006 A1
20060067643 Chui Mar 2006 A1
20060067649 Tung et al. Mar 2006 A1
20060067651 Chui Mar 2006 A1
20060077152 Chui et al. Apr 2006 A1
20060077155 Chui et al. Apr 2006 A1
20060077156 Chui et al. Apr 2006 A1
20060077507 Chui et al. Apr 2006 A1
20060077508 Chui et al. Apr 2006 A1
20060077515 Cummings Apr 2006 A1
20060077516 Kothari Apr 2006 A1
20060077527 Cummings Apr 2006 A1
20060077528 Floyd Apr 2006 A1
20060077533 Miles et al. Apr 2006 A1
20060079048 Sampsell Apr 2006 A1
20060139723 Miles Jun 2006 A9
20070008607 Miles Jan 2007 A1
20070190886 Satoh et al. Aug 2007 A1
20070229936 Miles Oct 2007 A1
20080055705 Kothari Mar 2008 A1
20090201566 Kothari Aug 2009 A1
20100039370 Miles Feb 2010 A1
Foreign Referenced Citations (48)
Number Date Country
4108966 Sep 1992 DE
10228946 Jan 2004 DE
0 310 176 Apr 1989 EP
0 361 981 Apr 1990 EP
0 667 548 Aug 1995 EP
0 788 005 Aug 1997 EP
1275997 Jan 2003 EP
1 435 336 Jul 2004 EP
1 473 691 Nov 2004 EP
1473581 Nov 2004 EP
1484635 Dec 2004 EP
2 824 643 Nov 2002 FR
62 082454 Apr 1987 JP
03-180890 Aug 1991 JP
04-276721 Oct 1992 JP
05275401 Oct 1993 JP
9-127439 May 1997 JP
11211999 Aug 1999 JP
11211999 Nov 1999 JP
2000306515 Nov 2000 JP
2002-062490 Feb 2002 JP
2002277771 Sep 2002 JP
2003195201 Jul 2003 JP
2003195201 Jul 2003 JP
2004157527 Jun 2004 JP
2004235465 Aug 2004 JP
2004286825 Oct 2004 JP
157313 May 1991 TW
WO 9530924 Nov 1995 WO
WO 9717628 May 1997 WO
WO 9859382 Dec 1998 WO
WO 9952006 Oct 1999 WO
WO 9952006 Oct 1999 WO
WO 02079853 Oct 2002 WO
WO 03007049 Jan 2003 WO
WO 03014789 Feb 2003 WO
2003054925 Jul 2003 WO
WO 03054925 Jul 2003 WO
2003069413 Aug 2003 WO
WO 03069404 Aug 2003 WO
WO 03069413 Aug 2003 WO
WO 03073151 Sep 2003 WO
WO 03085728 Oct 2003 WO
WO 2004006003 Jan 2004 WO
WO 2004026757 Apr 2004 WO
WO 2005006364 Jan 2005 WO
WO 2005066596 Jul 2005 WO
WO 2006014929 Feb 2006 WO
Related Publications (1)
Number Date Country
20070189654 A1 Aug 2007 US