Claims
- 1. A circuit for interfacing a video signal for a scanning color display to a matrix color display, comprising: three memory means controllable to store data and each receptive of one of three different color video signals for a scanning color display having pulse trains of serial color data separated by blanking periods; timing means for producing a timing signal corresponding to the blanking period for each video signal; control means receptive of the timing signal for controlling each of the memory means to prevent the storage of data during the blanking periods; means for temporarily receiving data from each of the three memory means to store the data as parallel data words; means for producing mixed color display data from the parallel data words comprising switching means for sequentially selecting data bits in a least significant bit order from each word in turn and producing an uninterrupted serial train of data bits alternately corresponding to three colors, the switching means including six switch circuits each having four output terminals; and applying means for applying the serial train of data bits to a matrix color display, the applying means including four input terminals each connected with a respective one of each of said output terminals of each respective one of said switch circuits.
- 2. The circuit according to claim 1; further comprising means for generating clock pulses; and wherein the video signals include a synchronizing signal; the timing means comprises means for counting clock pulses after the synchronizing signal to produce a start timing signal corresponding to the end of each blanking period; and the control means includes means receptive of the start timing signal to effect storage by the memory means after the end of the blanking period.
- 3. The circuit according to claim 1; wherein the means for temporarily receiving data comprises three registers for storing the color data for three different colors.
- 4. The circuit according to claim 3; wherein the switching means includes a ring counter for sequentially enabling the switch circuits to obtain data from the registers in a time sharing manner.
- 5. A circuit for interfacing a video signal for a scanning color display to a matrix color display, comprising: three memory means controllable to store data and each receptive of one of three different color video signals for a scanning color display having pulse trains of serial color data separated by blanking periods; timing means for producing a timing signal corresponding to the blanking period for each video signal; control means receptive of the timing signal for controlling each of the memory means to prevent the storage of data during the blanking periods; means for temporarily receiving data from each of the three memory means to store the data as parallel data words; means for producing mixed color display data from the parallel data words comprising switching means for sequentially selecting data bits in a least significant bit order from each word in turn and producing an uninterrupted serial train of data bits alternately corresponding to three colors, the switching means including at least two switch circuits each having a plurality of output terminals; and applying means for applying the serial train of data bits to a matrix color display, the applying means including a plurality of input terminals each connected with a respective one of said plurality of output terminals of each respective one of said switch circuits.
- 6. The circuit according to claim 5; further comprising means for generating clock pulses; and wherein the video signals include a synchronizing signal; the timing means comprises means for counting clock pulses after the synchronizing signal to produce a start timing signal corresponding to the end of each blanking period; and the control means includes means receptive of the start timing signal to effect storage by the memory means after the end of the blanking period.
- 7. The circuit according to claim 5; wherein the means for temporarily receiving data comprises three registers for storing the color data for three different colors.
- 8. The circuit according to claim 7; wherein the switching means comprises switch circuits connected to the registers; and a ring counter for sequentially enabling the switch circuits to obtain data from the registers in a time sharing manner.
Priority Claims (2)
| Number |
Date |
Country |
Kind |
| 61-45880 |
Mar 1986 |
JPX |
|
| 61-150922 |
Jun 1986 |
JPX |
|
Parent Case Info
This is a Rule 62 continuation application of parent application Ser. No. 016,067 filed Feb. 18, 1987 now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 3606404 |
Feb 1986 |
DEX |
| 2176042 |
Dec 1986 |
GBX |
Non-Patent Literature Citations (1)
| Entry |
| Artwick, "Microcomputer Displays, Graphics, and Animation", Prentice-Hall, N.J., 1985, pp. 64-67 and 73-76. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
16067 |
Feb 1987 |
|