Claims
- 1. A frequency divide-by-two circuit which comprises: a switching transistor which is controlled by an input signal E at a frequency f.sub.0, an inverter transistor coupled to tuning impedances and to a reactive impedance element operative together as a negative resistance thereby to form an oscillator, means connecting the switching transistor in parallel with the reactive impedance element, and wherein the transit time .tau..sub.0 of the switching transistor, the delay .tau..sub.1 provided by the inverter transistor and tuning impedances, and the transit time .tau..sub.2 of a signal propagating through the reactive impedance element are chosen in accordance with the three following relations:
- .pi..sub.2 >.tau..sub.0
- 1/2(.tau..sub.o +.tau..sub.1)<f.sub.0 <(1/.tau..sub.0 +.tau..sub.1)
- 1/(.tau..sub.1 +.tau..sub.2)<f.sub.0
- 2. An integrated semiconductor device including a frequency divide-by-two circuit, which circuit comprises: an inverter stage including an inverter transistor coupled to tuning impedances, a reactive impedance element coupled between a control electrode and a main current electrode of said inverter transistor to form with said inverter transistor and said tuning impedances a network having a negative resistance characteristic, a controlled switch connected in parallel with the reactive impedance element, and means for coupling the switch to an input signal having an input frequency (f.sub.0), and wherein the transit time (.tau..sub.0) of the switch, the delay time (.tau..sub.1) for the propagation of a signal from the control electrode to said main current electrode of the inverter transistor and the delay time (.tau..sub.2) of a signal propagating through said reactive impedance element obey the following three relations:
- .tau..sub.2 >.tau..sub.0 ;
- (.tau..sub.0 +.tau..sub.1)<[2f.sub.0 /(.tau..sub.0 +.tau..sub.1); ] 1/f.sub.0 <2(.tau..sub.0 +.tau..sub.1)
- (.tau..sub.1 +.tau..sub.2)>1/f.sub.0 ;
- wherein the delay of the input signal to said main current electrode is greater than one period of said input signal and a feedback delay from said main current electrode to said control electrode is determined by a state of said switch during a later period of said input signal, thereby providing a frequency divide-by-two circuit.
- 3. A device according to claim 2, wherein the tuning impedances comprise transmission lines.
- 4. A device according to claim 2, wherein the inverter transistor comprises a field effect transistor and said main current electrode is the drain electrode thereof, and the inverter stage includes a load coupled between the drain of said inverter transistor and ground, an output terminal of said divide-by-two circuit being a junction between said drain and said load.
- 5. A device according to claim 2 wherein, the inverter transistor comprises a field effect transistor and said main current electrode is the drain electrode thereof and the control electrode is its gate, and the reactive impedance element comprises a transmission line connected between the gate and the drain of the inverter transistor.
- 6. A device according to claim 2, wherein the inverter transistor comprises a field effect transistor and said main current electrode is the drain electrode thereof and the control electrode is its gate, and wherein the tuning impedance comprises: a first transmission line coupled between said gate of the inverter transistor and ground, a second transmission line coupled between a source of said inverter transistor and ground, and a third transmission line coupled between the drain of said inverter transistor and ground.
- 7. A device according to claim 6, wherein the inverter stage further includes biasing means comprising a capacitor connected in series with the tuning impedance between the gate of the inverter transistor and ground.
- 8. A device according to claim 6, further comprising a capacitor connected in series with the third transmission line between the drain of the inverter transistor and ground.
- 9. A device according to claim 8, further comprising a second capacitor connected in parallel with the second transmission line between the source of the inverter transistor and ground to form a tuning impedance.
- 10. A device according to claim 9, further comprising a decoupling capacitor connected in series with the reactive impedance element between the gate and the drain of the inverter transistor.
- 11. A device according to claim 2, characterized in that it is monolithically integrated on a substrate in a technology utilizing field-effect transistors of the type referred to as MESFET or HEMT, of the depletion type, constructed of gallium arsenide.
- 12. A device according to claim 11, wherein said controlled switch comprises a switching transistor in which the gate width of the inverter transistor is greater than the gate width of the switching transistor, in that their pinch-off voltage (V.sub.T) is of the order of -0.6 V, and in that the conditions of operation of the circuit are then expressed by the relations.
- V.sub.E (low)<-0.9 V
- V.sub.E (high)>-0.3 V
- in which V.sub.E (low) is the low level of the input signal and V.sub.E (high) is the high level of said input signal.
- 13. A device according to claim 2, wherein a resistor is connected between a control terminal of said controlled switch and ground for matching said control terminal to a generator of the input signal.
- 14. A device according to claim 2, wherein a control terminal of said switch is connected to ground via a resistor in series with a capacitor, and means for applying a biasing voltage to a common circuit point of said resistor and the capacitor thereby to inhibit a residual signal at an output of the divide-by-two circuit in the absence of an input signal.
- 15. A device according to claim 2, further comprising a power matching circuit coupled between the main current electrode of the inverter transistor and an output of the divide-by-two circuit, and means coupling a load resistor between said output and ground thereby to provide a conversion gain in the circuit.
- 16. A device according to claim 2, wherein the inverter stage further comprises biasing means including a generator coupled in series with a tuning impedance between the control electrode of the inverter transistor and ground.
- 17. A device according to claim 16, wherein a second capacitor is coupled in series with a second tuning impedance connected between the main current electrode of the inverter transistor and ground.
- 18. A device according to claim 2, wherein the capacitor is coupled in parallel with a tuning impedance coupled between a second main current electrode of the inverter transistor and ground.
- 19. A device according to claim 2, further comprising a decoupling capacitor coupled in series with the reactive impedance element between said control electrode and said main current electrode of the inverter transistor.
- 20. A semiconductor integrated circuit frequency divider comprising:
- an input terminal for a high frequency input signal at a frequency f.sub.0,
- an inverter stage which includes an inverter transistor coupled to tuning impedance means,
- a reactive impedance means coupled between a control electrode and an output electrode of the inverter transistor and which together with the inverter transistor and the tuning impedance means form a network having a negative impedance characteristic so as to facilitate oscillations in the inverter stage,
- a switching transistor coupled in parallel with said reactive impedance means and having a control electrode coupled to said input terminal, and wherein
- the transit time .tau..sub.2 of a signal passing through said reactive impedance means is greater than the transit time .tau..sub.0 of the switching transistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
88 17495 |
Dec 1988 |
FRX |
|
Parent Case Info
This is a continuation-in-part of application Ser. No. 07/458,925, filed Dec. 29, 1989, now abandoned.
US Referenced Citations (10)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
458925 |
Dec 1989 |
|