| T. Bridges, “The GPA Machine: A Generally Partitionable MSIMD Architecture,” Third Symposium on the Frontier of Massively Parallel Computation Proceedings IEEE pp. 196-203 (1990). |
| P. Clarke, “Pilington Preps Reconfigurable Video DSP,” NEWS (Aug. 7, 1995). |
| D.C. Chen, et al., “A Reconfigurable Multiprocess IC for Rapid Prototyping of Algorithmic-Specific High-Speed DSP Data Paths,” IEEE Journal of Solid-State Circuits, vol. 27 (12):1895-1904 (Dec. 1992). |
| A.K. Yueng, et al. “TA 6:3: A 2.4GOPS Data-Given Reconfigurable Multiprocessor IC for DSP,” IEEE International Solid-State Circuits Conference, pps. 108-109, 346 (1995). |
| J.E. Brewer, et al., “Monolithic Processing Subsystem,” IEEE Transactions on Components, Packaging, and Manufacturing Technology—Part B, vol. 17(3):310-317 (Aug. 1994). |
| I. Gilbert, Chapter 11—Mesh Multiprocessing, The Lincoln Laboratory Journal, 1(1):11.1-11.18 (Spring 1988). |
| Ira H. Gilbert, et al., “The Monolithic Synchronous Processor,” Lincoln Laboratory, Massachusetts Institute of Technology, Lexington, MA 02173 (No Date Given). |
| G. Masera, et al., “A Microprogrammable Parallel Architecture for DSP,” IEEE, pps. 824-827, (1991). |
| L. Wang, et al., “Distributed Instruction Set Computer,” Proceedings of the 1988 International Conference on Parallel Processing, vol. 1, pps. 426-429. |
| M. Sowa, et al., “Parallel Execution on the Function-Partitioned Processor with Multiple Instruction Streams,” Systems and Computers in Japan, 22(4):22-27 (Nov. 1991). |
| T. Alexander, et al., “A Reconfigurable Approach to a Systolic Sorting Architecture,” IEEE, pps. 1178-1182 (1989). |
| Z. Blazek, et al., “Design of a Reconfigurable Parallel RISC-Machine,” North-Holland Microprocessing and Microprogramming 21, pps. 39-46, (1987). |
| S. Morton, et al., The Dynamically Reconfigurable CAP Array Chip I, IEEE Journal of Solid-State Circuits, SC21(5):820-826 (Oct. 1986). |
| L. Snyder, “A Taxaonomy of Synchronous Parallel Machines,” Proceedings of the 1988 International Conference on Parallel Processing, pps. 281-285 (Aug. 1988). |
| L. Snyder, “An Inquiry into the Benefits of Multigauge Parallel Computation,” Proceedings of the 1985 International conference on Parallel Processing, pp. 488-492 (Aug. 1985). |
| A. DeHon, “DPGA Utilization and Application,” FPGA ′96—ACM/SIGDA Fourth International Symposium on FPGAs, Monterey, CA, (Feb. 11-13, 1996). |
| D. Epstein, “Chromatic Raises the Multimedia Bar,” Microprocessor Report, pps. 23-27 (Oct. 23, 1995). |
| J. Labrousse, et al., “Create-Life: A Modular Design Approach for High Performance ASIC's,” IEEE CH2843, pps. 427-433 (Jan. 1990). |
| M. Slater, “MicroUnity Life Veil on MediaProcessor,” Microprocessor Report, pps. 11-18 (Oct. 23, 1995). |
| E. Tau, et al., “A First Generation DPGa Implementation,” FPD ′95—Third Canadian Workshop of Field-Programmable Devices Montreal, Canada (May 29—Jun. 1, 1995). |
| S. Kartashev, et al., “A Multicomputer System with Dynamic Architecture,” IEEE Transactions on Computer, vol. C-28, No. 10, pps. 704-721 (Oct. 1979). |
| D. Bursky, “Programmable Data Paths Speed Computations,” Electronic Design, pps. 171-174 (May 1, 1995). |
| V. Bove, Jr., et al., “Cheops: A Reconfigurable Data-Flow System for Video Processing,” IEEE Transactions on Circuits and Systems for Video Technology, pps. 140-149 (1995). |
| M. Schaffner, “Processing by Data and Program Blocks,” Transactions on Computers, vol. C-27, No. 11, pps. 1015-1027 (Nov. 1978). |
| J. Nickolls, “The Design of the MasPar MP-1: A Cost Effective Massively Parallel Computer,” IEEE CH2843, pps. 25-28 (Jan. 1990). |
| B. Narasimha, “Performance-Oriented, Fully Routable Dynamic Architecture for a Field Programmable Logic Device,” UCB/ERL M93/42, University of California, Berkeley, pps. 1-21 (Jun. 1993). |
| M. Bolotski, et al., “A 1024 Processor 8ns SIMD Array,” Advanced Research in VLSI 1995, pps. 1-13 (1995). |
| D. Cherepacha, et al., “A Datapath Oriented Architecture for FPGSs,” Second International ACM/SIGDA Workshop on Field Programmable Gate Arrays ACM, pps. 1-11 (Feb. 1994). |
| D. Jones, et al., “A Time-multiplexed FPGA Architecture for Logic Emulation,” Proceedings of the IEEE 1995 Custom Integrated Circuits Conference, pps. 495-498 (May 1995). |
| G. Nutt, “Microprocessor Implementation of Parallel Processor,” Proceedings of the Fourth Annual Symposium on Computer Architecture, pps. 147-152, (1977). |
| W. Kim, “MasPar MP-2 PE Chip: A Totally Cool Hot Chip,” Proceedings of Hot Chips V, pps. 1-5 (Mar. 29, 1993). |
| E. Mirsky, et al., “Matrix: Coarse-Grain Reconfigurable Computing (Abstract)”, Published at the 5th Annual MIT Student Workshop on Scalable Computing, pps. 1-2 (Aug. 1995) (Available on the Internet May 1, 1995). |
| E. Mirsky, et al., “Matrix: A Reconfigurable Computing Architecture with Configurable Instruction Distribution and Deployable Resources,” Published at FCCM′96—IEEE Symposium on FPGA's for Custom Computing Machines, pps. 1-10 (Apr. 17-19, 1996). |
| Takashi Miyamori et al., “A Quantitative Analysis of Reconfigurable Coprocessors for Multimedia Applications,” IEEE Symposium on Field-Programmable Custom Computing Machines Conference (FCCM98) , Apr. 15-17, 1998. |
| Charlé Rupp et al., “The Napa Adaptive Processing Architecture”, IEEE Symposium on Field-Programmable Custom Computing Machines Conference (FCCM98), Apr. 15-17, 1988, pp. 1-10. |
| Stephen M. Scalera et al., The Design and Implementation of a Context Switching FPGA, IEEE Symposium on Field-Programmable Custom Computing Machines Conference (FCCM98), Apr. 15-17, 1998. |