This application claims priority under 35 U.S.C. §119 from Japanese Patent Application No. 2011-274058, filed on Dec. 15, 2011, the entirety of which is incorporated herein by reference.
1. Field of the Invention
This invention relates to an internal combustion engine ignition device mounted on various vehicles.
2. Description of the Related Art
Internal combustion engine ignition devices (referred to as igniters) of the prior art often have a hybrid IC (HyIC) type configuration in which: an ignition coil driven by a transistor such as an IGBT, and a switching control circuit having a function of controlling energization, outputting the internal state (ignition operation) or the like of the ignition coil, are combined; a one-chip type configuration in which the two are integrated into the same semiconductor chip; or a multi-chip type configuration in which a switching control circuit is formed as an integrated circuit and combined with an IGBT chip.
As configuration examples of an internal circuit of such an igniter, configurations shown in Japanese Patent Application Laid-Open No. H11-201013 (FIG. 1) and Japanese Patent Application Laid-Open No. 2008-2392 (FIG. 2) are known.
As an output function for showing the internal state of an igniter, an example in which a current flowing through a transistor (energization state of an ignition coil) is detected and output will be described using a block diagram in
In the respective terminals of the igniter 1 mentioned above, a ground terminal G is at ground potential (0 V), the voltage of a switching input terminal S is Vs, the voltage of an output terminal F for coil current detection is Vfo, the voltage of a battery terminal B is VB, and a primary current flowing through a coil drive terminal C is Ic. The output terminal F is a terminal for generating the voltage Vfo (a voltage pulse at L level) for determining whether the primary current Ic is flowing steadily.
The igniter 1 is configured of a switching control circuit 11, a sense IGBT 12 which is a coil driving transistor, a resistor 13, a MOSFET 14 which is an F-output transistor, comparators 15 and 16, and an exclusive OR circuit 17. The F-output transistor refers to a transistor for outputting the voltage Vfo from the output terminal F.
Since the resistor 13 (which may also be referred to as sense resistor) is connected to a sense terminal 12a of the sense IGBT 12 which outputs a current of several percent or less of the primary current Ic, a sense voltage Vsns is generated. The sense voltage Vsns is compared with reference voltages VH and VL respectively using the comparators 15 and 16.
When the sense voltage Vsns is less than the reference voltage VL, output signals of the comparators 15 and 16 are both at L level, and an output signal of the exclusive OR circuit 17 is at L level. Therefore, the MOSFET 14 which is the F-output transistor is in an off state, and the voltage Vfo of the output terminal F is at H level. In the case where the sense voltage Vsns is between the reference voltage VL and the reference voltage VH, the output signal of the comparator 16 is at H level, and the output signal of the comparator 15 is at L level. Therefore, the output signal of the exclusive OR circuit 17 is at H level, the MOSFET 14 which is the F-output transistor is in an on state, and the voltage Vfo of the output terminal (an F terminal) is at L level. Further, when the sense voltage Vsns exceeds the reference voltage VH, the output signals of the comparators 15 and 16 are both at H level. Therefore, the output signal of the exclusive OR circuit 17 is at L level, the MOSFET 14 returns to an off state, and the voltage Vfo of the output terminal F returns to H level.
During a period in which the primary current Ic is rising, i.e., a period in which the sense voltage Vsns is rising, the voltage pulse at L level is generated in the voltage Vfo of the output terminal F by the MOSFET 14 which is the F-output transistor being turned on, and a voltage at H level is output by the MOSFET 14 being turned off. With this voltage pulse at L level, i.e., by the voltage Vfo of the output terminal F becoming the voltage pulse at L level, the electronic control unit 2 recognizes the generation of the primary current Ic, determines the ignition timing for the igniter 1, and ignites the spark plug.
In order to determine the ignition timing with high precision, a period in which the voltage Vfo of the output terminal F has dropped, i.e., a pulse width W of the voltage pulse at L level, needs to be precise.
The switching control circuit 11 mentioned above has, in addition to a switching control function for the sense IGBT 12, a delay control function for noise reduction, a function of preventing burn of the ignition coil 3 by reducing the level of the output voltage Vg using the sense voltage Vsns to stabilize the primary current Ic (as shown in the waveform in
Since the duration of the voltage Vs of the switching input terminal S output from the electronic control unit 2 is controlled upon receiving the voltage pulse of the voltage Vfo of the output terminal F mentioned above, the pulse width W of the voltage pulse of the voltage Vfo of the output terminal F requires high precision in order for the spark plug 4 to be ignited with high precision.
In the case where the sense IGBT 12 is not used and an ordinary IGBT with three terminals (i.e., a collector, emitter, and gate) is used, a similar control is possible by connecting a resistor of low impedance between an emitter terminal and a ground terminal to generate the sense voltage Vsns in a similar manner.
Further, regarding an igniter, Japanese Patent Application Laid-Open No. H1-104980 discloses a method of providing hysteresis at a detection threshold value as a method of preventing malfunction due to noise upon detecting an electrical signal.
As shown in
The fluctuation in the reference potential is directly superimposed as a noise component also in a signal line in each part of the circuit observed with the ground terminal G as the reference.
A great factor in the fluctuation of the reference voltage is the on-off operation of the MOSFET 14 which is the F-output transistor. When the MOSFET 14 is turned on, a large current flows from a controlled power supply VCC to the ground terminal G via a resistor having a low resistance value of several hundred ohms. Since there are stray inductance and stray capacitance between the controlled power supply VCC and the ground, the MOSFET 14 being turned on or off causes the potential of the ground terminal G to fluctuate and a noise component to be superimposed on the ground potential. With the noise component being superimposed on the ground potential, a waveform of a sense voltage Vsns′ as in
When the pulse noise in the form of chattering is generated, the pulse noise is transmitted via the exclusive OR circuit 17 and the MOSFET 14 which is the F-output transistor, resulting in a waveform of a voltage Vfo′ of the output terminal as in
Japanese Patent Application Laid-Open No. H11-201013 (FIG. 1), Japanese Patent Application Laid-Open No. 2008-2392 (FIG. 2), and Japanese Patent Application Laid-Open No. H1-104980 do not describe preventing an improper determination on the ignition timing by using comparing means (a hysteresis comparator) having hysteresis characteristics in an internal combustion engine ignition device in which an on-off control of current for energizing an ignition coil is performed and an output terminal for externally outputting the ignition state is provided, even in the case where noise superimposed at the time of rise of the current flowing through the ignition coil is generated.
An object of this invention is to solve the problem mentioned above and provide an internal combustion engine ignition device which can determine the ignition timing properly with high precision to perform ignition with high precision even in the case where noise superimposed at the time of rise of current flowing through an ignition coil is generated.
In order to achieve the object mentioned above, a first aspect of the invention provides an internal combustion engine ignition device in which an on-off control of current for energizing an ignition coil is performed by a switching element upon receiving a control signal, and an output terminal for externally outputting an ignition state of the ignition coil is provided. The internal combustion engine ignition device includes voltage converting means for converting the current to a voltage, the converted voltage being referred to as a sense voltage, and first comparing means for comparing the sense voltage with each of two reference voltages, the two reference voltages being a first detection reference voltage for detecting the sense voltage at a time of rise, and a first release reference voltage which is a voltage lower than the first detection reference voltage, to output a first output signal. The first comparing means has a hysteresis characteristic.
The internal combustion engine ignition device further includes second comparing means for comparing the sense voltage with each of two other reference voltages, the two reference voltages being a second detection reference voltage for detecting the sense voltage at a time of rise, and a second release reference voltage which is a voltage lower than the second detection reference voltage and higher than the first detection reference voltage, to output a second output signal. The second comparing means has a hysteresis characteristic.
The internal combustion engine ignition device further includes output means for receiving the first output signal output from the first comparing means and the second output signal output from the second comparing means and for outputting a third output signal, and switch means for controlling a voltage of the output terminal to be turned on or off using the third output signal output from the output means.
A second aspect of the invention includes the first aspect of the invention, wherein the first comparing means is formed of a first hysteresis comparator, the first hysteresis comparator including a first comparator, a first inverter to which an output of the first comparator is input, a second inverter to which an output of the first inverter is input, a first analog switch which connects the first detection reference voltage to a minus terminal of the first comparator, and a second analog switch which connects the first release reference voltage to the minus terminal of the first comparator. The first hysteresis comparator is configured such that the sense voltage is input to a plus terminal of the first comparator, an on-off operation of the first analog switch is caused by an output signal of the first inverter, an on-off operation of the second analog switch is caused by an output signal of the second inverter, the on-off operation of the first analog switch and the on-off operation of the second analog switch are in a reversed phase relationship, and the first analog switch is in an on state when the sense voltage is lower than the first release reference voltage.
A third aspect of the invention includes the first aspect of the invention, wherein the second comparing means is formed of a second hysteresis comparator, the second hysteresis comparator including a second comparator, a third inverter to which an output of the second comparator is input, a fourth inverter to which an output of the third inverter is input, a third analog switch which connects the second detection reference voltage to a minus terminal of the second comparator, and a fourth analog switch which connects the second release reference voltage to the minus terminal of the second comparator. The second hysteresis comparator is configured such that the sense voltage is input to a plus terminal of the second comparator, an on-off operation of the third analog switch is caused by an output signal of the third inverter, an on-off operation of the fourth analog switch is caused by an output signal of the fourth inverter, the on-off operation of the third analog switch and the on-off operation of the fourth analog switch are in a reversed phase relationship, and the third analog switch is in an on state when the sense voltage is lower than the second release reference voltage.
A fourth aspect of the invention includes any one of the first to third aspects of the invention, wherein the voltage converting means is a resistor, the output means is an exclusive OR circuit which outputs a result of exclusive OR of the first output signal output from the first comparing means and the second output signal output from the second comparing means, and the switch means is a MOSFET.
A fifth aspect of the invention includes the first aspect of the invention, wherein the first and second comparing means are formed of first and second hysteresis comparators. The first hysteresis comparator includes a first comparator, a first inverter to which an output signal of the first comparator is input, a second inverter to which an output signal of the first inverter is input, a first analog switch which connects the first detection reference voltage to a minus terminal of the first comparator, and a second analog switch which connects the first release reference voltage to the minus terminal of the first comparator.
The second hysteresis comparator includes a second comparator, a third inverter to which an output signal of the second comparator is input, a fourth inverter to which an output signal of the third inverter is input, a third analog switch which connects the second detection reference voltage to a minus terminal of the second comparator, and a fourth analog switch which connects the second release reference voltage to the minus terminal of the second comparator.
The sense voltage is input to a plus terminal of the first comparator, an on-off operation of the first analog switch is caused by an output signal of the first inverter, an on-off operation of the second analog switch is caused by an output signal of the second inverter, the on-off operation of the first analog switch and the on-off operation of the second analog switch are in a reversed phase relationship. The first analog switch is in an on state when the sense voltage is lower than the first release reference voltage.
The sense voltage is input to a plus terminal of the second comparator, an on-off operation of the third analog switch is caused by an output signal of the third inverter, an on-off operation of the fourth analog switch is caused by an output signal of the fourth inverter, the on-off operation of the third analog switch and the on-off operation of the fourth analog switch are in a reversed phase relationship, and the third analog switch is in an on state when the sense voltage is lower than the second release reference voltage. The first detection reference voltage and the second release reference voltage are the same.
A sixth aspect of the invention includes the first aspect of the invention, wherein the second comparing means is the second comparing means set forth in the third aspect. The first comparing means is formed of an inverting input switching-type comparator in which two minus inputs are switched and used for comparison, and an inverting input switching control circuit which transmits a switching signal to the inverting input switching-type comparator, receives an output signal of the second hysteresis comparator and an output signal of the inverting input switching-type comparator, and receives a signal that is in synchronization with a control signal for turning on or off the switching element for controlling the current of the ignition coil.
A detection reference voltage of the inverting input switching-type comparator is the first detection reference voltage, and a release reference voltage of the inverting input switching-type comparator is at ground potential.
A seventh aspect of the invention includes the first aspect of the invention, wherein the second comparing means is the second comparing means set forth in the third aspect, and the first comparing means is the first comparing means set forth in the sixth aspect. A detection reference voltage of the inverting input switching-type comparator forming the first comparing means and the second release reference voltage of the second hysteresis comparator are the same, and the release reference voltage of the inverting input switching-type comparator is at ground potential.
An eighth aspect of the invention includes the sixth or seventh aspect of the invention, wherein the inverting input switching-type comparator includes a third comparator, a fifth inverter to which an output signal of the third comparator is input, a sixth inverter to which an output signal of the fifth inverter is input, a fifth analog switch which connects the first detection reference voltage to a minus terminal of the third comparator, and a sixth analog switch which connects the first release reference voltage to the minus terminal of the third comparator.
The sense voltage is input to a plus terminal of the third comparator, an on-off operation of the fifth analog switch is caused by an output signal of the inverting input switching control circuit, an on-off operation of the sixth analog switch is caused by a signal which is obtained by inverting an output signal of the inverting input switching control circuit by a seventh inverter, the on-off operation of the fifth analog switch and the on-off operation of the sixth analog switch are in a reversed phase relationship, and the fifth analog switch is in an on state when the sense voltage is at the ground potential.
A ninth aspect of the invention includes any one of the sixth to eighth aspects, wherein the inverting input switching control circuit is a logic circuit formed of an inverter circuit, an AND circuit, and an OR circuit.
A tenth aspect of the invention includes the first aspect of the invention, wherein the first comparing means is formed of a third hysteresis comparator, the third hysteresis comparator including a fourth comparator, a seventh inverter to which an output signal of the fourth comparator is input, an eighth inverter to which an output signal of the seventh inverter is input, a seventh analog switch which connects the first detection reference voltage to a plus terminal of the fourth comparator, and an eighth analog switch which connects the second release reference voltage to the plus terminal of the fourth comparator. The third hysteresis comparator is configured such that the sense voltage is input to a minus terminal of the fourth comparator, an on-off operation of the seventh analog switch is caused by an output signal of the eighth inverter, an on-off operation of the eighth analog switch is caused by an output signal of the seventh inverter, the on-off operation of the seventh analog switch and the on-off operation of the eighth analog switch are in a reversed phase relationship, the seventh analog switch is in an on state when the sense voltage is lower than the second release reference voltage, and the output means is a NOR circuit.
With this invention, it is possible to prevent generation of pulse noise in the form of chattering at falling and rising edges of a voltage Vfo of an output terminal F (voltage pulse at L level) by using comparing means (a hysteresis comparator) having hysteresis characteristics in an internal combustion engine ignition device (igniter) including the output terminal F for detecting an internal state such as a coil current, even if noise is superimposed at the time of rise of the coil current (a sense voltage). Therefore, a proper voltage pulse at L level (with pulse width of high precision) is transmitted to an electronic control unit without the influence of noise, and the ignition timing can be determined properly with high precision.
Embodiments of this invention will be described with examples below. In the description below, portions similar to those in the related art will be described briefly, and the technical content relating to this invention will be described in detail.
The hysteresis comparator 15a prevents pulse noise in the form of chattering in a high voltage region of a region where a sense voltage Vsns is rising, and the hysteresis comparator 16a prevents pulse noise in the form of chattering in a low voltage region of the region where the sense voltage Vsns is rising. The level on the detection side of the hysteresis comparator 15a is at a detection reference voltage VH, and the level on the release side is at a release reference voltage VHL. The level on the detection side of the hysteresis comparator 16a is at a detection reference voltage VL, and the level on the release side is at a release reference voltage VLL. The magnitude relationship is as follows: VH>VHL>VL>VLL. Note that a hysteresis comparator refers to a comparator in which a detection reference voltage and a release reference voltage lower than the detection reference voltage provide hysteresis characteristics. The sense voltage Vsns and the respective reference voltages are voltages with the ground potential as the reference.
In
When the input voltage VIN which is the sense voltage Vsns rises and exceeds the comparison voltage V1 in
The operation will further be described using
The output signal VOUT is inverted from L level to H level immediately after detection of the comparison voltage V1 with the input voltage VIN, i.e., in the case where V1<VIN. This is referred to as a comparison operation on a detection side, and the comparison voltage V1 corresponds to the detection reference voltage (VH or VL).
Note that the comparator 21 at this time has switched to a comparison operation of the input voltage VIN and the comparison voltage V2.
Conversely, in a direction of inversion of the output signal VOUT from H level to L level, this is referred to as a comparison operation on a release side, and the comparison voltage V2 corresponds to the release reference voltage (VHL or VLL). Note that the internal configuration is not necessarily fixed as long as input-output characteristics similar to those of the hysteresis comparators 15a and 16a can be obtained.
Therefore, since the output signal of the hysteresis comparator 15a at this time remains at L level, an output signal of the exclusive OR circuit 17 is inverted from L level to be maintained at H level. The MOSFET 14 which is the F-output transistor is switched from an off state to an on state. As a result, the voltage Vfo of the output terminal F is maintained at L level, and pulse noise in the form of chattering is not generated at a falling edge of a voltage pulse at L level.
Next, in a high voltage region at the rise of the sense voltage Vsns, the sense voltage Vsns is first compared with the detection reference voltage VH by the hysteresis comparator 15a. Immediately after the output signal thereof is inverted from L level to H level, the hysteresis comparator 15a maintains the output at H level without a response when noise superimposed on the sense voltage Vsns is in a range of a hysteresis width of Δ2 which equals the detection reference voltage VH minus the release reference voltage VHL. The output signal of the hysteresis comparator 16a at this time remains at H level. Therefore, an output signal of the exclusive OR circuit 17 is inverted from H level to be maintained at L level. The MOSFET 14 which is the F-output transistor is switched from the on state to be maintained in the off state. As a result, the voltage Vfo of the output terminal F is maintained at H level, and pulse noise in the form of chattering is not generated at a rising edge of the voltage pulse at L level.
Thus, pulse noise in the form of chattering is not superimposed at rising and falling edges of the voltage pulse at L level which is the voltage Vfo of the output terminal F, even if noise is superimposed at the time of rise of the sense voltage Vsns. Therefore, since the ignition timing for the spark plug 4 can be determined with high precision, ignition can be performed properly with high precision.
An igniter 1b is configured of respective components denoted by the same reference signs as in
Thus, a hysteresis width of the hysteresis comparator 15a is Δ3 which equals the detection reference voltage VH minus the detection reference voltage VL, a release reference voltage for only the hysteresis comparator 15a is unnecessary, and further a noise margin greater than the hysteresis width of the hysteresis comparator 15a in
As a result, the ignition timing can be determined properly with high precision even in the case where noise superimposed in a high voltage region at the rise of the sense voltage Vsns is large.
An input signal of the inverting input switching control circuit 18 is an ON/OFF signal (in synchronization with a sense IGBT being turned on or off) synchronized with output signals of the hysteresis comparator 15a and the inverting input switching-type comparator 19 and the output voltage Vg of the switching control circuit 11. An output signal VCTL is obtained with a combinational logic formed of inverters 31, 32, and 36, AND circuits 33, 34, and 37, and OR circuits 35 and 38.
In an initial state immediately after the power is turned on, an OFF signal which is the ON/OFF signal at L level is input to the inverting input switching control circuit 18. In this initial state, the output signal VCTL of the inverting input switching control circuit 18 is at H level regardless of the output signal of the hysteresis comparator 15a and the output signal of the inverting input switching-type comparator 19. The output signal VCTL becomes a control signal for selecting one of the reference voltage VL for inverting input and a ground potential reference voltage (VLL which equals GND) of the inverting input switching-type comparator 19. The configuration and operation of the hysteresis comparator 15a is similar to the case of Example 1.
Thus, the comparison voltage V1 is selected and used for comparison with the input voltage VIN (corresponding to the sense voltage Vsns) during a period in which VCTL as the output signal of the inverting input switching control circuit 18 and an input signal of the inverting input switching-type comparator 19 is at H level, and the comparison voltage V2 is selected and used for comparison with the input voltage VIN during a period in which the output signal VCTL is at L level. Note that, in the initial state immediately after the power is turned on, the output signal VCTL of the inverting input switching control circuit 18 is at H level as described above, and the comparison voltage V1 is selected in this configuration.
Therefore, an output signal of the exclusive OR circuit 17 at this time is inverted from L level to be maintained at H level. The MOSFET 14 which is the F-output transistor is switched from an off state to be maintained in an on state. As a result, the voltage Vfo of the output terminal F is maintained at L level, and pulse noise in the form of chattering is not generated at a falling edge of a voltage pulse at L level.
Next, in a high voltage region at the rise of the sense voltage Vsns, the sense voltage Vsns is first compared with the detection reference voltage VH by the hysteresis comparator 15a, and the output voltage thereof is inverted from L level to H level. Since the output signal of the inverting input switching-type comparator 19 remains at H level, the output signal VCTL of the inverting input switching control circuit 18 is inverted from L level to H level, and the minus input of the comparator 21 within the inverting input switching-type comparator 19 is switched from GND to the the detection reference voltage VL. When noise superimposed on the sense voltage Vsns is within a range of a hysteresis width of Δ2, the hysteresis comparator 15a maintains the output at H level without a response. The output voltage of the exclusive OR circuit 17 at this time is inverted from H level to be maintained at L level. The MOSFET 14 which is the F-output transistor is switched from the on state to be maintained in the off state. As a result, the voltage Vfo of the output terminal F is maintained at H level, and pulse noise in the form of chattering is not generated at a rising edge of the voltage pulse at L level.
Herein, by providing the hysteresis width for the inverting input switching-type comparator 19 to be Δ4 only during a period in which the output signal VCTL of the inverting input switching control circuit 18 is at L level, a noise margin greater than in the hysteresis comparator 16a in
As a result, the ignition timing can be determined properly with high precision even in the case where noise superimposed in a low voltage region at the rise of the sense voltage Vsns is large.
An igniter 1d is configured of respective components denoted by the same reference signs as in
As a result, the ignition timing can be determined properly with high precision even in the case where noise superimposed in a high voltage region at the rise of the sense voltage Vsns is large.
The difference of an igniter 1e in
The operation waveforms of the respective parts are the same as in
In
The sense voltage Vsns is input to the minus terminal of the hysteresis comparator 16b. The detection reference voltage VL corresponding to the comparison voltage V1 and the release reference voltage VLL corresponding to the comparison voltage V2 are input to the two plus terminals of the hysteresis comparator 16b.
In
When the sense voltage Vsns which is the input voltage VIN rises and exceeds the comparison voltage V1 (detection reference voltage VL or VH) in
When the sense voltage Vsns which is the input voltage VIN decreases and becomes less than the comparison voltage V2 (release reference voltage VHL or VLL), the output signal VOUT of the hysteresis comparator 15a in
By inputting the output signal VOUT of the hysteresis comparator 15a and the output signal VOUT of the hysteresis comparator 16b to the NOR circuit 17a, an output signal (voltage) waveform of the NOR circuit 17a becomes the same as an output signal (voltage) waveform of the exclusive OR circuit 17 in Example 1.
As a result, pulse noise in the form of chattering is not superimposed at rising and falling edges of the voltage pulse at L level in the voltage Vfo of the output terminal F, even if noise is superimposed at the time of rise of the sense voltage Vsns. Therefore, since the ignition timing for the spark plug 4 can be determined with high precision, ignition can be performed properly with high precision.
While the present invention has been particularly shown and described with reference to certain specific embodiments, it will be understood by those skilled in the art that the foregoing and other changes in form and details can be made therein without departing from the spirit and scope of the present invention.
Number | Date | Country | Kind |
---|---|---|---|
2011-274058 | Dec 2011 | JP | national |