Claims
- 1. An internal supply voltage generating circuit comprising:
- a first N channel MOS transistor connected between an external supply node and an internal supply node;
- at least one first resistance element connected between said external supply node and the gate of said first N channel MOS transistor;
- at least one diode element connected in series between the gate of said first N channel MOS transistor and a ground node; and
- an MOS transistor having its source and drain respectively connected to said external supply node and the gate of said first N channel MOS transistor and having its gate receiving an external control signal.
- 2. An internal supply voltage generating circuit comprising:
- a first N channel MOS transistor connected between an external supply node and an internal supply node;
- at least one first resistance element connected between said external supply node and the gate of said first N channel MOS transistor;
- at least one diode element connected in series between the gate of said first N channel MOS transistor and a ground node;
- a second N channel MOS transistor connected between said external supply node and said internal supply node;
- a P channel MOS transistor connected between the gate of said second N channel MOS transistor and said external supply node; and having its gate and drain connected to each other; and
- a second resistance element connected between the gate of said second N channel MOS transistor and said ground node.
- 3. An internal supply voltage generating circuit comprising:
- a first N channel MOS transistor connected between an external supply node and an internal supply node;
- at least one first resistance element connected between said external supply node and the gate of said first N channel MOS transistor;
- at least one diode element connected in series between the gate of said first N channel MOS transistor and a ground node;
- a first P channel MOS transistor connected between said external supply node and said internal supply node;
- a second P channel MOS transistor connected between said external supply node and the gate of said first P channel MOS transistor;
- a second resistance element connected between the gate of said first P channel MOS transistor and said ground node;
- a third resistance element connected between said external supply node and the gate of said second P channel MOS transistor; and
- a fourth resistance element connected between the gate of said second P channel MOS transistor and said ground node.
- 4. An internal supply voltage generating circuit provided for a semiconductor memory device including a first internal supply node for applying voltage to a peripheral circuit and a second internal supply node for applying voltage to memory cells, comprising:
- a first N channel MOS transistor connected between an external supply node and said first internal supply node;
- a first resistance element connected between said external supply node and the gate of said first N channel MOS transistor;
- at least one first diode element connected in series between the gate of said first N channel MOS transistor and a ground node;
- a second N channel MOS transistor connected between said external supply node and said second internal supply node;
- a second resistance element connected between said external supply node and the gate of said second N channel MOS transistor;
- at least one second diode element connected in series between the gate of said second N channel MOS transistor and said ground node;
- a first P channel MOS transistor connected between said external supply node and said second internal supply node;
- a second P channel MOS transistor connected between said external supply node and the gate of said first P channel MOS transistor;
- a third resistance element connected between the gate of said first P channel MOS transistor and said ground node;
- a fourth resistance element connected between said external supply node and the gate of said second P channel MOS transistor; and
- a fifth resistance element connected between the gate of said second P channel MOS transistor and said ground node.
- 5. An internal supply voltage generating circuit, comprising:
- a first N channel MOS transistor connected between an external supply node and an internal supply node and having its gate and drain connected to each other;
- a second N channel MOS transistor connected between the backgate of said first N channel MOS transistor and a ground node;
- a first resistance element connected between the gate of said second N channel MOS transistor and said external supply node; and
- a second resistance element connected between the gate of said second N channel MOS transistor and said ground node.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-000612 |
Jan 1997 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is related to co-pending applications of Ser. No. 08/627,169, filed Jun. 27, 1996 and Ser. No. 08/676,596 filed Jul. 3, 1996.
US Referenced Citations (15)
Foreign Referenced Citations (2)
Number |
Date |
Country |
3-207091 |
Sep 1991 |
JPX |
7-78470 |
Mar 1995 |
JPX |