Claims
- 1. An interpolation circuit comprising: a first and a second pair of inputs with each pair of inputs receiving two complementary input signals having edges with finite slopes, at least three pairs of outputs with each of at least two pairs of said outputs supplying two output signals which are substantially complementary to one another, the first pair of outputs being connected to the first pair of inputs and the second pair of outputs being connected to the second pair of inputs, means connecting a first output of the third pair of outputs to a circuit node other than one of the inputs of the first pair of inputs, and means connecting a second output of the third pair of outputs to a first input of the first pair of inputs.
- 2. An interpolation circuit as claimed in claim 1 wherein said third pair of outputs supply a non-complementary pair of interpolation output signals determined by the input signal at the first input of the first pair of inputs and by a signal at said circuit node.
- 3. An interpolation circuit as claimed in claim 2 wherein said circuit node comprises a first input of the second pair of inputs.
- 4. An interpolation circuit as claimed in claim 1 wherein said circuit node comprises a first input of the second pair of inputs.
- 5. An interpolation circuit as claimed in claim 1 further comprising at least first and second series connected impedance elements coupled between one input of said first pair of inputs and one input of said second pair of inputs, and wherein said circuit node comprises a junction point between said first and second series connected impedance elements.
- 6. An interpolation circuit as claimed in claim 2 further comprising at least first and second series connected impedance elements coupled between one input of said first pair of inputs and one input of said second pair of inputs, wherein said circuit node comprises a junction point between said first and second series connected impedance elements, a fourth pair of outputs for supplying a pair of non-complementary output signals, means connecting a first output of the fourth pair of outputs to said circuit node, and means connecting a second output of the fourth pair of outputs to one input of said second pair of inputs.
- 7. An interpolation circuit as claimed in claim 2 further comprising at least first and second series connected impedance elements coupled between one input of said first pair of inputs and one input of said second pair of inputs, wherein said circuit node comprises a junction point between said first and second series connected impedance elements, at least third and fourth series connected impedance elements coupled between the other input of said first pair of inputs and the other input of said second pair of inputs, a fourth pair of outputs for supplying a pair of non-complementary output signals, means connecting a first output of the fourth pair of outputs to a circuit node between said third and fourth series connected impedance elements, and means connecting a second output of the fourth pair of outputs to one input of the second pair of inputs or to said circuit node between the first and second series connected impedance elements.
- 8. An interpolation circuit as claimed in claim 7 wherein said first, second, third and fourth impedance elements comprise first, second, third and fourth resistors, respectively, and with the resistance values of the first and second resistors in the ratio of 2R to R and the resistance values of the third and fourth resistors in the ratio of 2R to R.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8701816 |
Aug 1987 |
NLX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/131,145 Filed Dec. 10, 1987, now U.S. Pat. No. 4,912,469.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
4270118 |
Brokaw |
May 1981 |
|
4386339 |
Henry et al. |
May 1983 |
|
4456904 |
van de Grift |
Jun 1984 |
|
4737766 |
van de Plassche |
Apr 1988 |
|
4912469 |
van de Grift et al. |
Mar 1990 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
131145 |
Dec 1987 |
|