Claims
- 1. A method of generating a plurality of interpolator currents comprising:
generating a plurality of partially switched currents responsive to a control signal; and spatially amplifying the partially switched currents, thereby generating the interpolator currents.
- 2. A method according to claim 1 further including generating the control signal as a ratiometric signal.
- 3. An interpolator comprising:
means for generating a plurality of interpolation currents responsive to a control signal; and means for spatially amplifying the interpolator currents.
- 4. An interpolator according to claim 3 further including means for generating the control signal as a ratiometric signal.
- 5. An interpolator according to claim 3 further including means for regulating the interpolator currents.
- 6. An interpolator comprising:
a first rank of transistors for generating a plurality of currents responsive to a control signal; and a second rank of transistors coupled to the first rank of transistors for spatially amplifying the plurality of currents, thereby generating a plurality of interpolator currents.
- 7. A method of generating a plurality of interpolator currents comprising:
generating a plurality of currents responsive to a control signal; and spatially amplifying the plurality of currents, thereby generating the interpolator currents.
Parent Case Info
[0001] This application is a continuation of U.S. patent application Ser. No. 09/466,050 filed Dec. 17, 1999.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09466050 |
Dec 1999 |
US |
Child |
10269837 |
Oct 2002 |
US |