Claims
- 1. An electronic device comprising:
a conductive n-type substrate; an n-type Group III-nitride contact layer in a vertical relationship with said substrate; a Group III-nitride active region between said n-type substrate and said n-type top layer; at least one p-type layer formed between said top layer and said substrate; and means between said n-type top layer and said n-type substrate for coupling said n-type top layer or said substrate to said p-type layer to thereby permit electric current flow in at least one direction between said substrate and said contact layer.
- 2. A device according to claim 1 wherein said coupling means comprises a degenerate junction structure having a p-type degenerate layer and an n-type degenerate layer.
- 3. A device according to claim 2, wherein said p-type degenerate layer of said degenerate junction structure is adjacent said at least one p-type layer.
- 4. A device according to claim 3 wherein said doping in said p-type degenerate layer and said n-type degenerate layer in said degenerate junction structure is sufficiently heavy to permit quantum mechanical tunneling of carriers between the p-type degenerate layer and the n-type degenerate layer.
- 5. A device according to claim 4, wherein said a p-type degenerate layer and an n-type degenerate layer comprise degenerately doped SiC.
- 6. A device according to claim 5 wherein the carrier concentration in said degenerately doped SiC layers is above about 1×1019 cm−3.
- 7. A device according to claim 2 wherein:
said degenerate junction structure is between said substrate and said p-type layer with said n-type degenerate layer adjacent said substrate.
- 8. A device according to claim 2 wherein:
said degenerate junction structure is between said n-type contact layer and said active region, with said n-type degenerate layer adjacent said contact layer.
- 9. A device according to claim 2 wherein said degenerate layers are thin enough to substantially avoid absorption of light emitted from said active layer.
- 10. A device according to claim 9 wherein each of said degenerate layers is less than about 1000 Å thick.
- 11. A device according to claim 1 wherein said substrate is silicon carbide.
- 12. A device according to claim 1 wherein said substrate is gallium nitride.
- 13. A light emitting diode comprising:
a conductive n-type substrate; an n-type Group III-nitride contact layer in a vertical relationship with said substrate; a Group III-nitride active region between said n-type substrate and said n-type top layer; at least one p-type layer formed between said top layer and said substrate; and means between said n-type top layer and said n-type substrate for coupling said n-type top layer or said substrate to said p-type layer to thereby permit electric current flow in at least one direction between said substrate and said contact layer.
- 14. A light emitting diode according to claim 13 wherein said coupling means comprises a degenerate junction structure having a p-type degenerate layer and an n-type degenerate layer.
- 15. A light emitting diode according to claim 14, wherein said p-type degenerate layer of said degenerate junction structure is adjacent said at least one p-type layer.
- 16. A light emitting diode according to claim 15 wherein:
said degenerate junction structure is between said substrate and said p-type layer with said n-type degenerate layer adjacent said substrate.
- 17. A light emitting diode according to claim 15 wherein:
said degenerate junction structure is between said n-type contact layer and said active region, with said n-type degenerate layer adjacent said contact layer.
- 18. A light emitting diode comprising:
an n-type silicon carbide substrate; a degeneratively-doped n-type silicon carbide epilayer on said substrate; a degeneratively-doped p-type silicon carbide epilayer on said degeneratively-doped n-type SiC epilayer; a p-type layer on said p-type epilayer; an active region of AlxInyGal-x-yN where 0≦x≦1, 023 y≦1 and 0≦x+y≦1 adjacent said p-type layer; an n-type layer of AlxInyGal-x-yN where 0≦x≦1, and 0≦y≦1, and 0≦x+y≦1 adjacent said active region; and ohmic contacts to said substrate and to said n-type layer.
- 19. A light emitting diode according to claim 18 wherein said substrate comprises a single crystal selected from the group consisting of the 3C, 4H, 6H, and 15R polytypes.
- 20. A light emitting diode according to claim 27 wherein the carrier concentration in said degeneratively-doped layers is above about 1×1019 cm−3.
- 21. A light emitting diode comprising:
an n-type silicon carbide substrate; a Group III-nitride active region; an n-type Group III-nitride contact layer in vertical relationship to said substrate and said active layer; at least one p-type layer for supplying holes to said active region when current is passed through said light emitting diode; and a tunnel diode structure between said n-type substrate and said n-type contact layer for permitting current to flow in at least one direction in said device.
- 22. A light emitting diode according to claim 21 wherein said tunnel diode comprises adjacent n-type and p-type degenerately doped layers.
- 23. A light emitting diode according to claim 22 wherein:
said tunnel diode structure is on said substrate;
said n-type layer of said tunnel diode is adjacent said substrate; said at least one p-type layer is on said p-type layer of said tunnel diode; said active layer is on said at least one p-type layer; and
said n-type Group III-nitride contact layer is on said active layer.
- 24. A light emitting diode according to claim 22 wherein:
said p-type layer is on said active region;
said tunnel diode structure is on said at least one p-type layer; said p-type layer of said tunnel diode is adjacent said at least one p-type layer; and said n-type layer of said tunnel diode structure is adjacent said n-type contact layer.
- 25. A method of forming a light emitting device (LED) that incorporates a Group III nitride layer, the method comprising:
forming a Group III nitride active region in combination with an n-type conductive substrate; forming an n-type Group III nitride top contact layer; forming a p-type layer between said top contact layer and said substrate; and forming a structure between the top contact layer and the n-type substrate that includes at least one p-n junction and that permits current to be injected through the diode in at least one direction.
- 26. A method of forming an LED according to claim 25 wherein the step of forming the structure comprises forming a p-n junction structure from a degeneratively-doped p-type silicon carbide epilayer and a degeneratively-doped n-type silicon carbide epilayer, with the n-epilayer on the n-type substrate.
- 27. A method of forming an LED according to claim 25 wherein the step of forming the structure comprises forming a p-n junction structure from a degeneratively-doped p-type silicon carbide epilayer and a degeneratively-doped n-type silicon carbide epilayer, with the degeneratively doped p-epilayer on said p-type layer.
- 28. A device according to claim 1, wherein said coupling means comprises:
a first patterned metal layer on said substrate, said metal layer forming an ohmic contact to said substrate; and
a second patterned metal layer on said first metal layer.
- 29. A device according to claim 1, wherein said coupling means comprises:
a first patterned metal layer on said p-type layer, said metal layer forming an ohmic contact to said p-type layer; and
a second patterned metal layer on said first metal layer.
- 30. A device according to claim 1, wherein said first metal layer comprises stripes oriented along a <1 {overscore (1)}00>direction of said substrate.
- 31. A semiconductor structure comprising:
a layer of a first semiconductor material having a first conductivity type; a first metal layer on portions of said first semiconductor layer of a metal that forms an ohmic contact to said first semiconductor material; a second metal layer on said first metal layer; a layer of a second semiconductor material formed on said first semiconductor material and said second metal layer, said second semiconductor material having the opposite conductivity type from said first semiconductor material; and said second metal layer forming an ohmic contact to said second semiconductor material and a direct contact to said first metal portions for permitting current to flow in a non-rectified path between said first and second opposite conductivity type layers.
- 32. A semiconductor structure according to claim 31 wherein said first semiconductor material is n-type silicon carbide.
- 33. A semiconductor structure according to claim 31 wherein said first semiconductor material is an n-type Group III nitride.
- 34. A semiconductor structure according to claim 32 wherein said fist metal is nickel.
- 35. A semiconductor structure according to claim 32 wherein said second semiconductor material is a p-type Group III nitride.
- 36. A semiconductor structure according to claim 35 wherein said Group III nitride is GaN.
- 37. A semiconductor structure according to claim 36 wherein said second metal is platinum.
- 38. A semiconductor structure according to claim 36 wherein said GaN layer is an epitaxial lateral overgrowth layer.
- 39. A semiconductor structure according to claim 38 wherein said first metal layer comprises stripes oriented along a <1 {overscore (1)}00>direction of the first semiconductor layer.
- 40. A semiconductor structure according to claim 38, further comprising a patterned mask layer formed on said second semiconductor layer.
- 41. A semiconductor structure according to claim 40, wherein said patterned mask layer comprises SiO2 or SixNy.
- 42. A semiconductor structure according to claim 41 wherein said patterned mask layer comprises stripes oriented along a <1 {overscore (1)}00>direction of the second semiconductor layer.
- 43. A semiconductor structure according to claim 31 and further comprising an active region formed of a plurality of layers on said second semiconductor layer, with at least one of said layers in said active region having said first conductivity type.
- 44. A semiconductor structure according to claim 43 wherein said active region is selected from the group consisting of single quantum wells, multiple quantum wells, p-n homojunctions, single heterojunctions and double heterojunctions.
- 45. A semiconductor structure according to claim 31 wherein said first semiconductor layer, said second semiconductor layer, said active region and said metal layers form an equivalent circuit of opposing diodes in series with one another with a short circuit around one of said diodes for permitting current flow in a non-rectified path through said circuit.
- 46. A light emitting diode comprising:
an equivalent circuit according to claim 45 between an n-type semiconductor substrate and an n-type semiconductor contact layer.
- 47. A light emitting diode comprising:
an n-type silicon carbide substrate; a first layer on said substrate of a metal that forms an ohmic contact to said n-type silicon carbide substrate; a second metal layer formed on said first metal layer; a layer of a p-type Group III nitride formed on said silicon carbide substrate and on said second metal layer; said second metal layer forming an ohmic contact to said Group III nitride material and a direct contact to said first metal portions for permitting current to flow in a non-rectified path between said n-type silicon carbide substrate and said p-type Group III nitride layer; an active region on said p-type Group III nitride layer and formed from a material selected from the group consisting of binary, ternary and quaternary Group III nitrides; an n-type Group III nitride contact layer on said active region; and ohmic contacts to said silicon carbide substrate and to said n-type Group III nitride contact layer.
- 48. A lamp that includes a light emitting diode according to claim 32.
- 49. A light emitting diode comprising:
an n-type silicon carbide substrate; a conductive n-type Group III nitride buffer layer on said n-type silicon carbide substrate; an n-type GaN layer on said buffer layer; a first layer on said n-type GaN layer of a metal that forms an ohmic contact to said n-type GaN layer; a second metal layer on said first metal layer; a p-type GaN layer formed on said n-GaN layer and on said second metal; said second metal layer forming an ohmic contact to said p-type GaN and a direct contact to said first metal portions for permitting current to flow in a non-rectified path between said n-type GaN layer and said p-type GaN layer; an active region on said p-type GaN layer and formed from a material selected from the group consisting of binary, ternary and quaternary Group III nitrides; an n-type GaN contact layer on said active region; and ohmic contacts to said silicon carbide substrate and to said n-type GaN contact layer.
- 50. A light emitting diode according to claim 49 wherein said ohmic contact to SiC is Ni and said ohmic contact to the n-type GaN contact layer is Pt.
- 51. A lamp that includes a light emitting diode according to claim 49.
- 52. A method of fabricating a light emitting diode according to claim 25, further comprising:
masking a layer of a first semiconductor material having a first conductivity type with a first metal that forms an ohmic contact to the first semiconductor material, with the mask having at least one opening therein; covering the first metal mask with a second metal that forms an ohmic contact to a second semiconductor material with the opposite conductivity type from the first semiconductor material; and growing an epitaxial layer of the second semiconductor material with the opposite conductivity type on the first material vertically in the at least one opening.
- 53. A fabrication method according to claim 52 wherein:
the first semiconductor material is n-type silicon carbide; and the second semiconductor material is a p-type Group III nitride.
- 54. A fabrication method according to claim 25 wherein:
the first semiconductor material is an n-type Group III nitride; and the second semiconductor material is a p-type Group III nitride.
- 55. A method of fabricating a light emitting diode comprising:
masking a layer of a first semiconductor material having a first conductivity type with a first metal that forms an ohmic contact to the first semiconductor material, with the mask having at least one opening therein; covering the first metal mask with a second metal that forms an ohmic contact to a second semiconductor material with the opposite conductivity type from the first semiconductor material; and growing an epitaxial layer of the second semiconductor material with the opposite conductivity type on the first material vertically in the at least one opening and then horizontally across the masked metals.
RELATED APPLICATIONS
[0001] This application incorporates entirely by reference co-pending and commonly-assigned applications Ser. No. 09/706,057 (Group III Nitride Light Emitting Devices with Gallium-Free Layers), and Ser. No. 09/760,635 (Group III Nitride LED with Undoped Cladding Layer).