The present invention relates to an I/O buffer, and more particularly to an I/O buffer with twice the supply voltage tolerance using normal supply voltage devices.
Due to rapid pace of CMOS technological developments, the size of transistors has reduced leading to lower costs and increased performance. The gate oxide thickness has become thinner, reducing the operating voltages for lower power consumption. Simultaneously, the maximum voltages of the terminals (source, drain and gate) of the transistor need to be designed correspondingly lower to ensure the lifetime of the devices. However, concerning the compatibility of CMOS integrated circuit interface protocols in a micro-electronic system, the chips manufactured with advanced CMOS processes have a signal interface voltage level that is higher than their standard voltage. Such high voltages at the thin gate oxide may damage the gate oxide. Therefore, the input/output circuit (I/O) must be carefully designed to resolve this problem. A prior art hybrid voltage I/O buffer having a thin oxide device can transmit output signals between 0V to VDD and receive input signals between 0V to 2×VDD; or can transmit output signals between 0V to 2×VDD but have no receiving capabilities.
Please refer to
Please refer to
Therefore, it is desirable to provide an I/O buffer with twice the supply voltage tolerance using normal supply voltage devices to mitigate and/or obviate the aforementioned problems.
The present invention provides an I/O buffer with twice the supply voltage tolerance using normal supply voltage devices. The I/O buffer of the invention includes a driver, a first level converter, a gate-controlled circuit and a dynamic source output stage. The driver is used for receiving a mode control signal and a data output signal and generating a first driving signal and a second driving signal. The first level converter is used for receiving the first driving signal to convert a first voltage range of the first driving signal into a second voltage range and output a level translating signal. The gate-controlled circuit is used for receiving the mode control signal and an I/O terminal signal and generating a first gate-controlled signal and a second gate-controlled signal. The dynamic source output stage circuit has a first output circuit, a second output circuit and an I/O terminal, the first output circuit and the second output circuit having a plurality of transistors. The first output circuit is in the second voltage range and controlled by the level translating signal and the first gate-controlled signal. The second output circuit is in the first voltage range and controlled by the second gate-controlled signal and the second driving signal, such that the voltage across any two terminals of the transistors is not higher than the normal supply voltage and the I/O terminal is used for transmitting or receiving double the supply voltage.
Signals of the I/O buffer are classified into a first voltage range and a second voltage range. The first voltage range is zero to the normal supply voltage, and the second voltage range is the normal supply voltage to twice the supply voltage. Therefore, the voltage between any two terminals of any of the transistors in the I/O buffer does not exceed the normal supply voltage so that the I/O buffer of the invention can transmit and receive signals with a voltage swing twice as high as the normal power supply voltage using normal supply voltage devices and without gate-oxide reliability problems.
Other objects, advantages, and novel features of the invention will become more apparent from the following detailed description when taken in conjunction with the accompanying drawings.
Please refer to
The first level converter 32 is used for receiving the first driving signal PU to convert a first voltage range of the first driving signal PU to a second voltage range and output a level converter signal PUH. In this embodiment, the first voltage range is from 0 to a normal supply voltage VDD, and a second voltage range is the normal supply voltage VDD to twice the normal supply voltage VDD, i.e., 2VDD. Therefore, a voltage level range of the first driving signal PU is from 0 to the normal supply voltage VDD, and a the voltage level range of the level converter signal PUH is from the normal supply voltage VDD to twice the supply voltage 2VDD.
The gate-controlled circuit 33 is used for receiving the mode control signal OE and an I/O terminal signal and generating a first gate-controlled signal TP and a second gate-controlled signal TN. The dynamic source output stage circuit 34 has a first output circuit 341, a second output circuit 342 and an I/O terminal I/O PAD. The first output circuit 341 and the second output circuit 342 have a plurality of transistors, wherein the first output circuit 341 is in the second voltage range and controlled by the level converter signal PUH and the first gate-controlled signal TP. The second output circuit 342 is in the first voltage range and controlled by the second gate-controlled signal TN and the second driving signal PD. Therefore, the voltage across any two terminals of the transistors is not higher than the normal supply voltage, and the I/O terminal I/O PAD is used for transmitting or receiving the doubled supply voltage 2VDD.
In this embodiment, the first output circuit 341 of the dynamic source output stage circuit 34 comprises a first transistor MPP, a second transistor MPN and a third transistor MP, and the second output circuit 342 comprises a fourth transistor MN, a fifth transistor MNN and a sixth transistor MNP. Gates of the first transistor MPP and the second transistor MPN are controlled by the level converter signal PUH, and the first transistor MPP and the second transistor MPN are connected to a first connecting point A. The third transistor MP is electrically disposed between the first connecting point A and the I/O terminal I/O PAD, and its gate is controlled by the first gate-controlled signal TP. Gates of the fifth transistor MNN and the sixth transistor MNP are controlled by the second driving signal PD, and the fifth transistor MNN and the sixth transistor MNP are connected to a second connecting point B. The fourth transistor MN is electrically disposed between the second connecting point B and the I/O terminal I/O PAD, and its gate is controlled by the second gate-controlled signal TN.
The I/O buffer 30 further comprises an input circuit 35, which has a plurality of transistors MI1, MI2 and a plurality of inverters for connecting to the I/O terminal and outputting a data input signal Din.
When the I/O buffer 30 is in a transmission mode, the voltage level of the mode control signal OE is the supply voltage VDD, and the gate-controlled circuit 33 make the first gate-controlled signal TP and the second gate-controlled signal TN be the supply voltage VDD. Now, if a high voltage signal (Dout=VDD) is transmitted to cause the voltage level of the first driving signal PU to go to zero, after passing through the first level converter 32, the voltage level of the level converter signal PUH is the supply voltage VDD; so the first transistor MPP is on, the second transistor MPN is off, the first connecting point A has the doubled supply voltage 2VDD, and the third transistor MP is on. Furthermore, the voltage level of the second driving signal PD is zero, the fifth transistor MNN is off, the sixth transistor MNP is on, and so the voltage level of the second connecting point B is the supply voltage VDD. Since the second gate-controlled signal TN is the supply voltage VDD, and the fourth transistor MN is off, the I/O terminal I/O PAD is twice the supply voltage 2VDD. When the voltage level of the second connecting point B is the supply voltage VDD, the voltage across any two ends of the fourth transistor MN is the normal supply voltage. Therefore, the supply voltage at any two ends of all transistors of the dynamic source output stage circuit 34 is not higher than the supply voltage, and the normal supply voltage element provides twice the supply voltage tolerant transmission without gate-oxide reliability problems.
When the I/O buffer 30 is in the transmission mode and transmits zero voltage (Dout=0), the voltage level of the mode control signal OE is the supply voltage VDD and the voltage levels of the first driving signal PU and the second driving signal PD are the supply voltage VDD; after passing through the first level converter 32, the voltage level of the level converter signal PUH is twice the supply voltage 2VDD, the first transistor MPP is off, the second transistor MPN is on, and the voltage level of the first connecting point A is the supply voltage VDD. When the voltage level of the mode control signal OE is the supply voltage VDD, after passing through the gate-controlled circuit 33, the first gate-controlled signal TP and the second gate-controlled signal TN are the supply voltage VDD, and so the third transistor MP is off.
When the voltage level of the second driving signal PD is the supply voltage VDD, the fifth transistor MNN is on, the sixth transistor MNP is off, and so the voltage level of the second connecting point B is zero. In addition, since the second gate-controlled signal TN is the supply voltage VDD, the fourth transistor MN is on, and the I/O terminal I/O PAD has zero voltage. Since the voltage level of the first connecting point A is the supply voltage VDD, the voltage between any two terminals of any of the third transistors MP is the normal supply voltage.
When the I/O buffer 30 is in the receiving mode, the I/O terminal I/O PAD receives signals and outputs a data input signal Din; the voltage level of the mode control signal OE is zero, and the voltage level of the first driving signal PU is the supply voltage VDD; after passing through the first level converter 32, the voltage level of the level converter signal PUH is twice the supply voltage 2VDD, the first transistor MPP is off and the second transistor MPN is on, and the voltage level of the first connecting point A is the supply voltage VDD. Moreover, the voltage level of the second driving signal PD is zero, so the fifth transistor MNN is off and the sixth transistor MNP is on, and the voltage level of the second connecting point B is the supply voltage VDD.
When the I/O terminal I/O PAD receives twice the supply voltage 2VDD, after passing through the gate-controlled circuit 33, the first gate-controlled signal TP is twice the supply voltage 2VDD, the second gate-controlled signal TN is the supply voltage VDD, and so the third transistor MP and the fourth transistor MN are off.
When the I/O terminal I/O PAD receives zero voltage, after passing through the gate-controlled circuit 33, the first gate-controlled signal TP is the supply voltage VDD, the second gate-controlled signal TN is at zero volts, and so the third transistor MP and the fourth transistor MN are off.
Therefore, when the I/O buffer 30 is in the receiving mode, the I/O terminal I/O PAD receives either twice the supply voltage 2VDD or zero volts, the voltage between any two terminals of any transistor in the dynamic source output stage circuit 34 is not higher than the normal supply voltage, and thus the normal supply voltage element provides twice the supply voltage tolerant reception without gate-oxide reliability problems.
Please refer to
To prevent current leakage from the parasitic PN junction diode in the P channel transistor, bases of the first transistor MPP and the third transistor MP are connected to the doubled supply voltage 2VDD, and bases of the sixth transistor MNP and transistor MI1 are connected to the supply voltage VDD. In general, in standard CMOS processes, the breakdown voltage from the source to the base is at least twice the operating voltage. Therefore, the above mentioned I/O buffer does not have breakdown voltage problems from the source to the base.
Please refer to
When the I/O buffer 30 is in the transmission mode, the voltage level of the mode control signal OE is the supply voltage VDD, and the voltage level of the mode control signal OEH having a high voltage level is twice the supply voltage 2VDD. Therefore, a first switch SW1 in the first partial circuit 332 is off, a transistor MG1 is on, and the voltage level of the first gate-controlled signal TP is the supply voltage VDD. When the voltage level of the mode control signal OE is the supply voltage VDD, a second switch SW2 of the second partial circuit 333 is off, a transistor MG4 is on, and the voltage level of the second gate-controlled signal TN is the supply voltage VDD.
When the I/O buffer 30 is in the receiving mode, the voltage level of the mode control signal OE is zero, so the voltage level of the mode control signal OEH having a high voltage level is the supply voltage VDD. Therefore, the first switch SW1 in the first partial circuit 332 is on, the transistor MG1 is off, the second switch SW2 in the second partial circuit 333 is on, and the transistor MG4 is off.
When the I/O terminal I/O PAD receives high voltage signals (i.e., twice the supply voltage 2VDD), a transistor MG3 is on, a transistor MG2 is off, and the voltage level of the third connecting point C is twice the supply voltage 2VDD. After the first switch SW1 is on, the voltage level of the first gate-controlled signal TP is twice the supply voltage 2VDD. Furthermore, in the second partial circuit 333, a transistor MG5 is on, and the voltage level of the fourth connecting point D is the supply voltage VDD. Since the second switch SW2 is on, the voltage level of the second gate-controlled signal TN is the supply voltage VDD.
When the I/O terminal I/O PAD receives a low voltage signal (i.e., zero volts), the transistor MG2 is on, the transistor MG3 is off, and the voltage level of the third connecting point C is the supply voltage VDD. Since the first switch SW1 is on, the voltage level of the first gate-controlled signal TP is the supply voltage VDD. Moreover, in the second partial circuit 333, a transistor MG6 is on, the voltage level of the fourth connecting point D is zero. Since the second switch SW2 is on, the voltage level of the second gate-controlled signal TN is zero.
The gate-controlled circuit 33 comprises a first partial circuit 332 and a second partial circuit 333, which are complementary in structure. The first partial circuit 332 only operates in the second voltage range, and the second partial circuit 333 only operates in the first voltage range; therefore, the gate-controlled circuit 33 does not have reliability problems. The signal voltage level of the P channel transistor in the first partial circuit 332 is twice the supply voltage 2VDD, so its base is connected to twice the supply voltage 2VDD; the signal voltage level of the P channel transistor in the second partial circuit 333 is the supply voltage VDD, so its base is connected to the supply voltage VDD.
Please refer to
Please refer to
When the voltage level of the mode control signal OE is zero, the I/O buffer 30 is in the receiving mode; the voltage level of the first driving signal PU is the supply voltage VDD and the voltage level of the second driving signal PD is zero volts; and the dynamic source output stage circuit 34 is off.
In a 0.18 μm CMOS process, HSPICE is utilized to simulate the above-mentioned I/O buffer, and an output load is 10 pF. Please refer to
Please refer to
The signals of the I/O buffer are classified into a first voltage range and a second voltage range. The first voltage range is from zero to the normal supply voltage, and the second voltage range is from the normal supply voltage to twice the supply voltage. Therefore, the voltage between any two terminals of any of the transistors in the I/O buffer does not exceed the normal supply voltage so that the I/O buffer of the invention can transmit and receive signals with voltage swings twice as high as the normal power supply voltage using normal supply voltage devices without gate-oxide reliability problems.
Although the present invention has been explained in relation to its preferred embodiment, it is to be understood that many other possible modifications and variations can be made without departing from the spirit and scope of the invention as hereinafter claimed.
Number | Date | Country | Kind |
---|---|---|---|
98111285 A | Apr 2009 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5604449 | Erhart et al. | Feb 1997 | A |
5684415 | McManus | Nov 1997 | A |
5712586 | Kitao | Jan 1998 | A |
5834948 | Yoshizaki et al. | Nov 1998 | A |
5896045 | Siegel et al. | Apr 1999 | A |
6040729 | Sanchez et al. | Mar 2000 | A |
6057710 | Singh | May 2000 | A |
6064227 | Saito | May 2000 | A |
6064230 | Singh | May 2000 | A |
6130557 | Drapkin et al. | Oct 2000 | A |
6229365 | Iketani et al. | May 2001 | B1 |
6268744 | Drapkin et al. | Jul 2001 | B1 |
6388470 | Mattos et al. | May 2002 | B1 |
6392440 | Nebel | May 2002 | B2 |
6429716 | Drapkin et al. | Aug 2002 | B1 |
6509759 | Hynes | Jan 2003 | B1 |
6577163 | Waldrip et al. | Jun 2003 | B1 |
6768368 | Kaneko et al. | Jul 2004 | B2 |
6833746 | Drapkin et al. | Dec 2004 | B2 |
6859074 | Ajit | Feb 2005 | B2 |
6870407 | Lundberg | Mar 2005 | B2 |
6975134 | Kuang et al. | Dec 2005 | B2 |
7088167 | Itoh | Aug 2006 | B2 |
7135914 | Chih et al. | Nov 2006 | B2 |
7215146 | Khan | May 2007 | B2 |
7224195 | Pilling et al. | May 2007 | B2 |
7362136 | Chen | Apr 2008 | B2 |
7560970 | Cook et al. | Jul 2009 | B2 |
7570088 | Ku et al. | Aug 2009 | B1 |
7573314 | Nagayama | Aug 2009 | B2 |
7586343 | Pilling et al. | Sep 2009 | B2 |
7777522 | Yang et al. | Aug 2010 | B2 |
20020011873 | Riccio et al. | Jan 2002 | A1 |
20020024359 | Chan et al. | Feb 2002 | A1 |
20020093362 | Matsumoto | Jul 2002 | A1 |
20050040852 | Mentze et al. | Feb 2005 | A1 |
20050040854 | Mentze et al. | Feb 2005 | A1 |
20050156631 | Huang | Jul 2005 | A1 |
20050258864 | Chen et al. | Nov 2005 | A1 |
20060033529 | Chauhan et al. | Feb 2006 | A1 |
20060091907 | Khan | May 2006 | A1 |
20070052445 | Wu et al. | Mar 2007 | A1 |
20080231322 | Mohammad et al. | Sep 2008 | A1 |
Number | Date | Country | |
---|---|---|---|
20100253392 A1 | Oct 2010 | US |