Claims
- 1. An input/output (I/O) circuit, comprising:
an I/O pad; a pull-down transistor device having a first protective transistor, said pull-down transistor device coupled to said I/O pad; a pull-up transistor device having a second protective transistor, said pull-up transistor device coupled to said I/O pad; a first switch coupled to said first protective transistor, said first switch being responsive to a first supply voltage, a second supply voltage, and a reference voltage; a second switch coupled to said second protective transistor, said second switch being responsive to said first supply voltage and said reference voltage; a first self-bias circuit coupled to said first switch wherein said first self-bias circuit uses a voltage at said I/O pad to bias said first protective transistor when both of said first and second supply voltages are powered off; and a second self-bias circuit coupled to said second switch wherein said second self-bias circuit uses said voltage at said I/O pad and an output of said first self bias circuit, to bias said second protective transistor when said first supply voltage is powered off.
- 2. The circuit of claim 1, wherein said pull-down transistor device comprises a driver N-channel Metal Oxide Semiconductor (NMOS) transistor having a source coupled to a low supply voltage, a gate coupled to a pre-driver, and a drain coupled to a source of said first protective transistor, said first protective transistor being an NMOS transistor having a gate coupled to said first self-bias circuit and a drain coupled to said I/O pad; and
wherein said pull-up transistor device comprises a driver P-channel Metal Oxide Semiconductor (PMOS) transistor having a source coupled to a high supply voltage, a gate coupled to a pre-driver, and a drain coupled to a source of said second protective transistor, said second protective transistor being a PMOS transistor having a gate coupled to said second self-bias circuit and a drain coupled to said I/O pad.
- 3. The circuit of claim 2, wherein said pull-up transistor device is constructed on a floating well that is coupled to said second self-bias circuit.
- 4. The circuit of claim 1, wherein said first self-bias circuit comprises:
a resistor coupled to said I/O pad; a plurality of diode-connected PMOS devices coupled in series and disposed between said resistor and a Bias_Mid node; and a plurality of diode connected NMOS devices coupled in series and disposed between said Bias_Mid node and ground; wherein when said first and second supply voltages are powered off, a Bias_Mid voltage at said Bias_Mid node is represented by the following equation: (nVTN)>Bias_Mid>(VPAD−kVTP) wherein n is the number of said NMOS devices connected in series, VTN is the threshold voltage of said NMOS devices, VPAD is the voltage at the I/O pad, k is the number of said PMOS devices, and VTP is the threshold voltage of said PMOS devices; and wherein said Bias_Mid provides said first bias voltage.
- 5. The circuit of claim 1, wherein said second self-bias circuit comprises:
a resistor coupled to said I/O pad; a plurality of PMOS devices connected in series and disposed between said resistor and a VGP1 node; and a third switch coupled to said first bias circuit that de-couples said supply voltages and provides Bias_Mid from said first bias circuit to the gate of the one of said plurality of PMOS devices that is connected to said VGP1 node; wherein when one of said supply voltages is powered off, VGP1 is approximately equal to VPAD−kVTP wherein k is the number of said PMOS devices, and VTP is the threshold voltage of said PMOS devices; and wherein said VGP1 provides said second bias voltage.
- 6. A self-biasing an input/output (I/O) circuit comprising:
an I/O pad; a pull-down transistor device having a first protective transistor, said pull-down transistor device coupled to said I/O pad; a pull-up transistor device having a second protective transistor, said pull-up device coupled to said I/O pad; a means for biasing said first and second protective transistors using a plurality of supply voltages; and a means for biasing said first and second protective transistors when one or more of said plurality of supply voltages are off, using a voltage at said I/O pad.
- 7. The circuit of claim 6 further comprising:
a floating well on which said pull-up transistor device is fabricated; and a means for biasing said floating well when one or more of said plurality of supply voltages are off.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of application Ser. No. 10/043,788, filed Jan. 9, 2002, which claims the benefit of U.S. Provisional Application No. 60/260,580, filed Jan. 9, 2001, and U.S. Provisional Application No. 60/260,582, filed Jan. 9, 2001, all three of which are hereby incorporated by reference in their entirety; and this application also claims the benefit of U.S. Provisional Application No. 60/427,954, filed Nov. 21, 2002, which is hereby incorporated by reference in its entirety.
Provisional Applications (3)
|
Number |
Date |
Country |
|
60260580 |
Jan 2001 |
US |
|
60260582 |
Jan 2001 |
US |
|
60427954 |
Nov 2002 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10043788 |
Jan 2002 |
US |
Child |
10617874 |
Jul 2003 |
US |