The present invention relates to semiconductor structures and, more particularly, to structure embodiments including a sensor and to method embodiments for forming the structure and for operating the sensor.
Sensors based on ion-sensitive field effect transistors (ISFETs) can be integrated into chip manufacturing processes and can be used to detect and measure various aspects of chemical reactions and substance properties. For example, an ISFET may be used as a sensor in an integrated circuit to measure ion concentrations, such as hydrogen ion concentration, in a sample of an analyte solution.
Aspects of the disclosure include a structure including: a cavity in a semiconductor substrate; an ion-sensitive field effect transistor (ISFET) positioned over the cavity; an opening in the semiconductor substrate extending to the cavity; and a layer of insulating material filling the opening and forming an insulating material window to the cavity.
Aspects of the disclosure further include a method, including: directing light at a predetermined frequency through an insulating material window into a cavity in a semiconductor substrate, wherein the cavity contains a sample; and sensing a source to drain current of an ion-sensitive field effect transistor (ISFET) positioned over the cavity while directing the light at the predetermined frequency through the insulating material window into the cavity.
Aspects of the disclosure further include a structure comprising: a plurality of cavities in a semiconductor substrate; a plurality of ion-sensitive field effect transistors (ISFETs) wherein each ISFET of the plurality of ISFETS is positioned over a respective cavity of the plurality of cavities; and at least one insulating material window extending to the plurality of cavities, wherein the at least one insulating material window directs light from at least one light source into the plurality of cavities.
The present invention will be better understood from the following detailed description with reference to the drawings, which are not necessarily drawn to scale. In the drawings, like reference numerals refer to like features in the various views.
With reference to
The ISFET 110 may be fabricated by front-end-of-line (FEOL) processing in an active region 112 of the device layer 104. According to some embodiments, as depicted in
The ISFET 110 may further include, within the active region 112 of the device layer 104, a source region 118, a drain region 120, and a channel region 122 positioned laterally between the source and drain regions 118, 120. According to some embodiments of the disclosure, the ISFET 110 may not include the planar gate 111. To this extent, the ISFET 110 includes the source region 118, the drain region 120, and the channel region 122 positioned laterally between the source and drain regions 118, 120.
In the below description, reference is made to regions of the ISFET 110 doped so as to have a first-type conductivity or a second-type conductivity that is different from the first-type conductivity. It should be understood that the first-type conductivity and the second-type conductivity are either P-type conductivity and N-type conductivity, respectively, or N-type conductivity and P-type conductivity, respectively, depending upon whether the ISFET is an N-type ISFET (N-ISFET) or a P-type ISFET (P-ISFET). According to embodiments of the disclosure, the ISFET 110 may be either an N-ISFET or a P-ISFET. For example, if the ISFET 110 is an N-ISFET, then the first-type conductivity refers to P-type conductivity and the second-type conductivity refers to N-type conductivity. However, if the ISFET 110 is a P-ISFET, then the first-type conductivity refers to N-type conductivity and the second-type conductivity refers to P-type conductivity. Thus, in the ISFET 110, the channel region 122 can have the first-type conductivity at a relative low conductivity (or alternatively can be undoped) and the source region 118 and the drain region 120 can have the second-type conductivity at a relatively high conductivity level. For example, for an N-ISFET, the channel region 122 can be a P− channel region 122 and the source region 118 and the drain region 120 can be N+ source/drain regions. For a P-ISFET, the channel region 122 can be an N− channel region and the source region 118 and the drain region 120 can be P+ source/drain regions. See the detailed discussion below regarding different dopants that can be employed in semiconductor materials to achieve P-type conductivity or N-type conductivity.
According to embodiments of the disclosure, a portion of the device layer 104 of the wafer 102 may be removed (e.g., during back-end-of-line (BEOL) processing) to form an opening 130 in the device layer 104. A layer of insulating material 132 may then be formed over the ISFET 110, the upper surfaces 104U of the device layer 104, and the opening 130 in the device layer 104. The insulating material 132 may be formed of silicon dioxide, silicon nitride, or other suitable insulating material, using a conformal deposition process or the like. As shown in
A microfluidic cavity 140 may be formed in selected portions of the wafer 102. For example, the microfluidic cavity 140 may be formed by selectively removing portions of the substrate 108 and the insulating layer 106 below the ISFET 110 and the opening 130 in the device layer 104. A back-side etch of the wafer 102 (e.g., during BEOL processing) may be performed to form the microfluidic cavity 140.
As shown in
Various lithography and etching processes may be employed to form the opening 130 and the microfluidic cavity 140. For example, the lithography process may entail forming an etch mask that includes a layer of a light-sensitive material, such as an organic photoresist, applied by a spin coating process, pre-baked, exposed to light projected through a photomask, baked after exposure, and developed with a chemical developer to form an opening over the intended location for the opening 130 and microfluidic cavity 140. The etching process may be a reactive ion etching process, and the etch mask may be stripped by, for example, plasma ashing, followed by a cleaning process.
In the structure depicted in
A method for ion detection and identification according to embodiments is presented with reference to
At process P1, the light source 138 directs light 136 at a predetermined frequency and excitation energy through the insulation material window 134 into the microfluidic cavity 140, exciting and ionizing molecules within the sample 142 and producing ions 150. For example, light 136 at a first frequency may excite a first type of ion 150, while light 136 at a second, different frequency may excite a second, different type of ion 150. The ions 150 in the sample 142 act as a gate electrode for the ISFET 110 and, depending on the concentration of ions 150 in the sample 142, cause a current to flow from the source region 120 to the drain region 118 (ISD) of the ISFET 110.
At process P2, the source to drain current ISD of the ISFET 110 is measured. At process P3, the gate electrode 114 is pulse biased to attract additional ions 150 to the vicinity of the channel region 122 of the ISFET 110. At process P4, the source to drain current ISD of the ISFET 110 is again measured. At process P5, the pulse biasing of the gate electrode 114 is terminated. At process P6, the source to drain current ISD of the ISFET 110 is once again measured. At process P7, the frequency and excitation energy of the light 136 produced by the light source 138 may be adjusted (e.g., increased). Flow then passes back to process P1. Processes P1-P7 may then be repeated as many times as desired. In the case that the ISFET 110 does not include a planar gate 111, only the ions 150 in the microfluidic cavity 140 affect the source to drain current ISD of the ISFET 110. To this extent, processes P3-P6 are not required. In some cases, a reference electrode (see discussion below with regard to
An illustrative process for forming the structure 100 of
In
In
In
In
The structure 100 according to embodiments of the disclosure may also be formed using single wafer microfluidic processing. In this case, after forming the cavity 140 using a backside etch, the cavity 140 is filled with a sacrificial dielectric material and the exposed surface of the sacrificial dielectric material is planarized (e.g., using chemical mechanical planarization (CMP)). A cap, for example, of polycrystalline silicon, may then be formed over the sacrificial dielectric material. A wet etch may then be performed, via an inlet and outlet, to remove the sacrificial dielectric material from within the cavity 140.
An illustrative process for forming the structure 100 of
As depicted in
As depicted in
The microfluidic network 204 is formed in a semiconductor wafer 230 and includes a sample inlet 212 and a plurality of microfluidic cavities 214 branching from the sample inlet 212. An ISFET 202 is positioned over each microfluidic cavity 214. Each microfluidic cavity 214 further includes a sample outlet 216. A single insulating material window 218 extends over the plurality of microfluidic cavities 214 and is configured to pass light 220 from a single light source 222 (e.g., a tunable laser) into each of the microfluidic cavities 212. The light 220 entering each microfluidic cavity 214 excites ions in a sample 224 (e.g., fluid or gas) contained and/or flowing through the microfluidic cavity 214 (e.g., flowing from the sample inlet 212 to the sample outlet 216 through the microfluidic cavity 214). To this extent, ion detection and identification may be performed using the ISFETs 202, for example, in accordance with the process depicted in
A conventional reference electrode 226 may be optionally be provided in each microfluidic cavity 214. The reference electrodes 226 are configured to charge and further excite ions in the sample 224 flowing through the microfluidic cavities 214.
The semiconductor structure 200 may further include a plurality of reference FETs 228 that are positioned between adjacent microfluidic cavities 212, with the gate of each reference FET 228 formed on silicon and the source and drain regions extending over adjacent microfluidic cavities 214. According to embodiments of the disclosure, the source to drain current ISD of the reference FETs 228 may be measured before and after exciting ions in the sample 224 flowing through the microfluidic cavities 214. The difference between the source to drain current ISD with no ions in the sample 224 and with ions in the sample 224 after excitation can be compared and used, for example, to improve the sensitivity of the semiconductor structure 200.
It should be understood that in the structures and methods described above, a semiconductor material refers to a material whose conducting properties can be altered by doping with an impurity. Exemplary semiconductor materials include, for example, silicon or germanium-based semiconductor materials (e.g., silicon, silicon germanium, silicon germanium carbide, silicon carbide, etc.) and III-V compound semiconductors (i.e., compounds obtained by combining group III elements, such as aluminum (Al), gallium (Ga), or indium (In), with group V elements, such as nitrogen (N), phosphorous (P), arsenic (As) or antimony (Sb)) (e.g., GaN, InP, GaAs, or GaP). A pure semiconductor material and, more particularly, a semiconductor material that is not doped with an impurity for the purposes of increasing conductivity (i.e., an undoped semiconductor material) is referred to in the art as an intrinsic semiconductor. A semiconductor material that is doped with an impurity for the purposes of increasing conductivity (i.e., a doped semiconductor material) is referred to in the art as an extrinsic semiconductor and will be more conductive than an intrinsic semiconductor made of the same base material. That is, extrinsic silicon will be more conductive than intrinsic silicon; extrinsic silicon germanium will be more conductive than intrinsic silicon germanium; and so on. Furthermore, it should be understood that different impurities (i.e., different dopants) can be used to achieve different conductivity types (e.g., P-type conductivity and N-type conductivity) and that the dopants may vary depending upon the different semiconductor materials used. For example, a silicon or germanium-based semiconductor material (e.g., silicon, silicon germanium, silicon germanium carbide, silicon carbide, etc.) is typically doped with a Group III dopant, such as boron (B) or indium (In), to achieve P-type conductivity, whereas such a semiconductor material is typically doped with a Group V dopant, such as arsenic (As), phosphorous (P) or antimony (Sb), to achieve N-type conductivity. A gallium nitride (GaN)-based semiconductor material is typically doped with magnesium (Mg) to achieve P-type conductivity and with silicon (Si) or oxygen to achieve N-type conductivity. Those skilled in the art will also recognize that different conductivity levels will depend upon the relative concentration levels of the dopant(s) in a given semiconductor region. Furthermore, when a semiconductor region or layer is described as being at a higher conductivity level than another semiconductor region or layer, it is more conductive (less resistive) than the other semiconductor region or layer; whereas, when a semiconductor region or layer is described as being at a lower conductivity level than another semiconductor region or layer, it is less conductive (more resistive) than that other semiconductor region or layer.
The method as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
It should be understood that the terminology used herein is for the purpose of describing the disclosed structures and methods and is not intended to be limiting. For example, as used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. Additionally, as used herein, the terms “comprises” “comprising”, “includes” and/or “including” specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. Furthermore, as used herein, terms such as “right”, “left”, “vertical”, “horizontal”, “top”, “bottom”, “upper”, “lower”, “under”, “below”, “underlying”, “over”, “overlying”, “parallel”, “perpendicular”, etc., are intended to describe relative locations as they are oriented and illustrated in the drawings (unless otherwise indicated) and terms such as “touching”, “in direct contact”, “abutting”, “directly adjacent to”, “immediately adjacent to”, etc., are intended to indicate that at least one element physically contacts another element (without other elements separating the described elements). The term “laterally” is used herein to describe the relative locations of elements and, more particularly, to indicate that an element is positioned to the side of another element as opposed to above or below the other element, as those elements are oriented and illustrated in the drawings. For example, an element that is positioned laterally adjacent to another element will be beside the other element, an element that is positioned laterally immediately adjacent to another element will be directly beside the other element, and an element that laterally surrounds another element will be adjacent to and border the outer sidewalls of the other element. The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed.
References herein to terms modified by language of approximation, such as “about”, “approximately”, and “substantially”, are not to be limited to the precise value specified. The language of approximation may correspond to the precision of an instrument used to measure the value and, unless otherwise dependent on the precision of the instrument, may indicate+/−10% of the stated value(s).
References herein to terms such as “vertical”, “horizontal”, etc. are made by way of example, and not by way of limitation, to establish a frame of reference. The term “horizontal” as used herein is defined as a plane parallel to a conventional plane of a semiconductor substrate, regardless of its actual three-dimensional spatial orientation. The terms “vertical” and “normal” refer to a direction perpendicular to the horizontal, as just defined. The term “lateral” refers to a direction within the horizontal plane.
A feature “connected” or “coupled” to or with another feature may be directly connected or coupled to or with the other feature or, instead, one or more intervening features may be present. A feature may be “directly connected” or “directly coupled” to or with another feature if intervening features are absent. A feature may be “indirectly connected” or “indirectly coupled” to or with another feature if at least one intervening feature is present. A feature “on” or “contacting” another feature may be directly on or in direct contact with the other feature or, instead, one or more intervening features may be present. A feature may be “directly on” or “in direct contact with” another feature if intervening features are absent. A feature may be “indirectly on” or “in indirect contact with” another feature if at least one intervening feature is present.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.