Claims
- 1. BiCMOS integrated circuit having an NMOS transistor non-oxide isolated from the remainder of said BiCMOS integrated circuit, comprising:a P-type semiconductor substrate region; an N conductivity type buried layer region disposed in and contacting said P-type semiconductor substrate region; contiguous alternate N and P conductivity type buried layers disposed over and contacting said N conductivity type buried layer region, said N type buried layer also contacting said substrate; N and P conductivity type wells, said P type wells contacting said P conductivity type buried layer and said N type wells contacting said P and N conductivity type buried layers to isolate each said P conductivity type well region from said substrate by said N conductivity type buried layer region, said N conductivity type buried layers, and said N conductivity type wells; and NMOS source/drain regions in said isolated P conductivity type well region providing a portion of at least one said NMOS transistor.
- 2. The integrated circuit of claim 1 wherein said N conductivity type buried region is a heavily doped region and said first N conductivity type buried layer region is a lightly doped region.
- 3. The integrated circuit of claim 1 further comprising a conventional PMOS structure elsewhere on said substrate.
- 4. The integrated circuit of claim 3 further comprising a bipolar structure elsewhere on said substrate.
- 5. The integrated circuit of claim 1 further comprising a bipolar structure elsewhere on said substrate.
- 6. A BiCMOS integrated circuit having an isolated NMOS transistor which includes:an N conductivity type buried layer in a P conductivity type semiconductor substrate; alternate contiguous N+ and P conductivity type buried regions in said N conductivity type buried layer, said N conductivity type buried layer also disposed in said substrate; alternate contiguous N and P conductivity type well regions respectively above and in contact with said N and P conductivity type buried regions of the same conductivity type, said N-well also contacting said P type buried layer; and at least one pair of NMOS transistor source/drain regions in said P conductivity type well regions.
- 7. A BiCMOS integrated circuit having an isolated NMOS transistor which includes:an N conductivity type buried layer on a P conductivity type semiconductor substrate; alternate contiguous N and P conductivity type buried regions on said buried layer, said N type buried layer also contacting said substrate; a layer of substantially intrinsic semiconductor material on said substrate which has been converted to alternate and contiguous N and P conductivity type wells above and extending to said N and P conductivity type buried regions of the same conductivity type, said N type well also extending to said P conductivity type buried layer; and NMOS transistor source/drain regions in at least one of said P conductivity type well regions.
- 8. The semiconductor device of claim 7 further including a bipolar transistor structure elsewhere on said substrate.
CROSS REFERENCE TO PRIOR APPLICATIONS
This application is a division of Ser. No. 08/761,267, filed Dec. 6, 1996, now U.S. Pat. No. 6,033,946.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5376816 |
Nishigoori et al. |
Dec 1994 |
A |
5508549 |
Watanabe et al. |
Apr 1996 |
A |
5602576 |
Murooka et al. |
Feb 1997 |
A |
5652456 |
Lien |
Jul 1997 |
A |