Claims
- 1. An isolation method for a semiconductor device comprising:
a) forming an insulating mask layer pattern on regions of a semiconductor substrate; b) forming a trench to a desired depth in the semiconductor substrate using the insulating mask layer pattern as a mask; c) forming an oxide layer on the insulating mask layer pattern and on the sidewall of the trench; d) forming a trench liner layer on the oxide layer; e) forming an insulating filler layer in the trench on the semiconductor substrate on which the trench liner layer is formed so as to fill the trench; and f) removing the insulating mask layer pattern.
- 2. The method of claim 1, wherein the a) step comprises:
forming a pad oxide layer on the semiconductor substrate; and forming a silicon nitride mask layer on the pad oxide layer.
- 3. The method of claim 2, wherein the pad oxide layer is formed by thermally oxidizing the semiconductor substrate.
- 4. The method of claim 2, wherein the silicon nitride mask layer is formed by low pressure chemical vapor deposition (LP CVD).
- 5. The method of claim 1, wherein step a) includes:
forming an insulating mask layer on the entire surface of the semiconductor substrate; coating the insulating mask layer with photoresist; forming the trench pattern on an photoresist by photolithography; and forming a trench pattern on the insulating mask layer using the photoresist trench pattern as a mask.
- 6. The method of claim 5, further comprising:
forming an anti-reflection layer between the step of forming the insulating mask layer and the step of coating the insulating mask layer with photoresist.
- 7. The method of claim 6, wherein the anti-reflection layer is formed of one of a silicon nitride layer and a silicon oxynitride layer.
- 8. The method of claim 5, wherein in the step of forming a trench pattern on the insulating mask layer, the insulating mask layer is dry-etched so as to expose a surface of the semiconductor substrate.
- 9. The method of claim 5, wherein the step of forming a trench pattern in the insulating mask layer includes removing the photoresist.
- 10. The method of claim 1, wherein step a) includes:
forming a gate insulating layer, a gate conductive layer, and an insulating mask layer in sequence on the semiconductor substrate to which the silicon is exposed; and patterning the insulating mask layer, the gate conductive layer, and the gate insulating layer to form an insulating mask pattern and a gate.
- 11. The method of claim 10, wherein step a) further includes forming an insulating buffer layer between the gate and the insulating mask layer.
- 12. The method of claim 11, wherein the insulating mask layer is a silicon nitride layer formed by CVD, and the insulating buffer layer is a silicon oxide layer.
- 13. The method of claim 1, wherein step b), the trench is formed by dry etching.
- 14. The method of claim 1, wherein the depth of the trench is in a range between 0.1 μm and 1 μm.
- 15. The method of claim 5, wherein after the trench is formed in the semiconductor substrate, the method further comprising:
removing any photoresist remaining after step a).
- 16. The method of claim 1, wherein between step b) and c), the method further comprising:
forming an oxide protection layer on the sidewall or inner wall of the trench.
- 17. The method of claim 16, wherein the oxide protection layer is formed by thermal oxidation.
- 18. The method of claim 16, further comprising:
forming an oxide layer on the oxide protection layer by chemical vapor deposition.
- 19. The method of claim 1, wherein step c), the oxide layer is formed by thermally oxidizing the surface of the insulating mask layer pattern.
- 20. The method of claim 19, wherein the step of forming the oxide layer on the surface of the insulating mask layer pattern includes:
heating the semiconductor substrate on which the insulating mask layer pattern is formed to a desired temperature; and forming an oxide layer to a desired thickness by supplying an oxidation gas on the insulating mask layer.
- 21. The method of claim 20, wherein the step of heating the semiconductor substrate is performed by rapid thermal processing.
- 22. The method of claim 20, wherein the step of heating the semiconductor substrate is performed at a temperature between 700° C. and 1100° C.
- 23. The method of claim 20, wherein the step of forming the oxide layer is performed at a pressure between 0.1 torr and 760 torr.
- 24. The method of claim 20, wherein the oxidation gas is a mixed gas of oxygen (O2) and hydrogen (H2).
- 25. The method of claim 24, wherein the volume ratio of the hydrogen gas to the total mixed gas is 1-50%.
- 26. The method of claim 25, wherein the oxygen gas and the hydrogen gas are supplied at the volume ratio between 1:50 and 1:5
- 27. The method of claim 26, wherein the hydrogen gas is supplied at the flow rate between 0.1 slm and 2 slm.
- 28. The method of claim 20, wherein the step of forming the oxide layer is performed in a Kr/O2 plasma atmosphere.
- 29. The method of claim 18, wherein the oxide layer is formed to a thickness of 20-300 Å.
- 30. The method of claim 1, wherein step d), the trench liner layer is formed of a silicon nitride layer.
- 31. The method of claim 30, wherein the silicon nitride layer is formed by low pressure chemical vapor deposition.
- 32. The method of claim 1, wherein step d), the trench liner layer is formed of boron nitride (BN).
- 33. The method of claim 32, wherein the BN is formed by one of low pressure chemical vapor deposition (LP CVD) and atomic layer deposition (ALD).
- 34. The method of claim 1, wherein the trench liner layer is formed of aluminum oxide (Al2O3).
- 35. The method of claim 34, wherein the aluminum oxide is formed by atomic layer deposition (ALD).
- 36. The method of claim 1, wherein step e) includes:
forming an insulating filler layer in the trench to completely fill the trench; heat-treating the insulating filler layer so as to density the insulating filler layer; and planarizing the insulating filler layer while removing the insulating filler layer deposited on the region on which a device will be formed so as to make the insulating filler layer left only in the trench.
- 37. The method of claim 36, wherein the insulating filler layer is formed of a silicon oxide layer.
- 38. The method of claim 36, wherein the insulating filler layer is formed by chemical vapor deposition.
- 39. The method of claim 38, wherein the insulating filler layer is formed by chemical vapor deposition using plasma.
- 40. The method of claim 36, wherein the step of heat-treating the insulating filler layer is performed at a temperature between 800° C. and 1150° C.
- 41. The method of claim 40, wherein the step of heat-treating the insulating filler layer is performed in an inert gas atmosphere.
- 42. The method of claim 36, wherein the step of planarizing the insulating filler layer is performed by chemical mechanical polishing.
- 43. The method of claim 42, wherein the step of planarizing the insulating filler layer is performed by chemical mechanical polishing using the insulating mask layer as a polishing stopper.
- 44. The method of claim 1, wherein step f), the insulating mask layer pattern is removed by wet etching.
- 45. The method of claim 44, wherein the insulating mask layer pattern is etched by phosphoric acid (H3PO4) solution.
- 46. An isolation method for a semiconductor device comprising:
a) forming a gate insulating layer, a gate conductive layer, and an insulating mask layer in sequence on a semiconductor substrate on which silicon is exposed; b) patterning the insulating mask layer, the gate conductive layer, and the gate insulating layer to form an insulating mask layer pattern and a gate; c) forming a trench in the silicon of the semiconductor substrate using the insulating mask layer and the gate as a mask; d) forming a sidewall insulating layer to a desired thickness on the surface of the silicon of the semiconductor substrate exposed in the trench and on the sidewall of the gate conductive layer of the gate using rapid thermal processing; and e) filling the trench with an insulating filler layer.
- 47. The method of claim 46, wherein step a) includes forming an insulating buffer layer between the gate conductive layer and the insulating mask layer.
- 48. The method of claim 47, wherein the insulating mask layer is a silicon nitride layer formed by chemical vapor deposition (LP CVD).
- 49. The method of claim 47, wherein the insulating buffer layer is a silicon oxide layer.
- 50. The method of claim 46, wherein step d), the sidewall insulating layer is a silicon oxide layer.
- 51. The method of claim 50, wherein the silicon oxide layer is oxidized and formed at a process temperature between 800° C. and 1150° C.
- 52. The method of claim 50, wherein the silicon oxide layer is formed at a low pressure.
- 53. The method of claim 52, wherein the pressure is between 0.1 torr and 700 torr.
- 54. The method of claim 50, wherein hydrogen (H2) gas and oxygen (O2) gas are simultaneously used when forming the silicon oxide layer.
- 55. The method of claim 54, wherein the hydrogen gas and the oxygen gas are supplied at the volume ratio between 1:50 and 1:5
- 56. The method of claim 55, wherein the hydrogen gas is supplied at the flow rate between 0.1 slm and 2 slm.
- 57. The method of claim 46 further comprising:
forming a second gate on the gate after step e).
- 58. The method of claim 57, wherein the step of forming a second gate includes:
exposing an upper portion of the gate; forming a dielectric layer on the surface of the gate; forming a second gate conductive layer on the dielectric layer; and forming a second gate pattern on the second gate conductive layer.
- 59. The method of claim 58, wherein the step of exposing an upper portion of the gate includes:
forming a conductive material on the upper portion of the gate; and patterning the conductive material to form an intermediate gate.
- 60. The method of claim 59, wherein the conductive material is impurity-doped polysilicon.
- 61. The method of claim 60, wherein the dielectric layer is a high dielectric layer.
- 62. The method of claim 61, wherein the dielectric layer is one of TaO5, PLZT, PZT, and BST.
- 63. The method of claim 58, wherein the second gate conductive layer is impurity-doped polysilicon.
- 64. The method of claim 63, wherein the second gate conductive layer further forms a silicide layer on the doped polysilicon.
- 65. The method of claim 64, wherein the silicide layer is formed by self-aligned silicidation on the polysilicon.
- 66. A method for forming a silicon oxide layer on a semiconductor substrate, the method comprising:
a) preparing a semiconductor substrate including regions on which silicon or polysilicon is exposed; b) maintaining the semiconductor substrate at a low pressure atmosphere; c) rapid-thermal-heating the semiconductor substrate at a desired process temperature; and d) supplying a reaction gas containing an oxygen source gas and a hydrogen source gas onto the semiconductor substrate and forming a silicon oxide layer on the regions on which the silicon or polysilicon is exposed, by a combined oxidation reaction of wet oxidation and dry oxidation.
- 67. The method of claim 66, wherein step a), the exposed region is at least one of the sidewall of a gate and the sidewall of a trench.
- 68. The method of claim 66, wherein step b), the low pressure is between 0.1 torr and 700 torr.
- 69. The method of claim 66, wherein step c), the process temperature is between 800° C. and 1150° C.
- 70. The method of claim 66, wherein d), the reaction gas is a mixed gas of oxygen (O2) as an oxygen source gas and hydrogen (H2) as a hydrogen source gas at a desired ratio.
- 71. The method of claim 70, wherein the oxygen gas and the hydrogen dgas are supplied at the volume ratio between 1:50 and 1:5.
- 72. The method of claim 71, wherein the oxygen gas is supplied at the flow rate between 1 slm and 10 slm.
- 73. The method of claim 66, wherein the hydrogen source gas is one of deuterium (D2) or tritium (T2).
- 74. The method of claim 66, wherein the oxygen source gas is one of N2O and NO.
- 75. The method of claim 66, wherein the reaction gas further includes an inert atmosphere gas.
- 76. The method of claim 75, wherein the atmosphere gas is one of nitrogen (N2), argon (Ar), and helium (He).
Priority Claims (2)
Number |
Date |
Country |
Kind |
2001-0027345 |
May 2001 |
KR |
|
2001-60554 |
Sep 2001 |
KR |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This U.S. nonprovisional patent application claims priority under 35 U.S.C. §119 of Korean Patent Application 2001-0027345 filed on May 18, 2001 and Korean Patent Application 2001-0060554 filed on Sep. 28, 2001, the entire contents of both of which are hereby incorporated by reference.