Claims
- 1. A method of erasing an electrically erasable programmable read-only memory including a plurality of one transistor memory cells comprising:
a. placing a first voltage level on a fixed gate of a transistor of a selected one of said plurality of one transistor memory cells; b. floating the voltage levels on the drain/source regions of said transistor; c. and ensuring the recovery of a correct erased state by placing a voltage of reversed polarity to that placed on said fixed gate in step and; d. placing a voltage on the source and body region of said transistor which is of a lesser magnitude and of a reversed polarity to that placed on said fixed gate in step c.
Parent Case Info
[0001] This application claims priority under 35 USC 119 (e) of a provisional application entitled “Flash Memory Cell and the Method to Achieve Multiple Bits Per Cell and One Transistor Flash Memory Cell and the Method of Recovery From Over-Erasure” Application No. 60/179,234 filed Jan. 31, 2000 by inventors Danny Shum, Georg Tempel, and G. C. Ludwig
Provisional Applications (1)
|
Number |
Date |
Country |
|
60179234 |
Jan 2000 |
US |