Claims
- 1. A jitter attenuator comprising:
- a memory with a data input, a data output, a read address input, and a write address input;
- a clock generator with an input and an output, said output electrically coupled to said memory;
- a first phase-frequency detector electrically coupled to said memory, said first phase-frequency detector for detecting phase shifts between the leading edge of a first signal and a second signal, said first phase-frequency detector having an output;
- a second phase-frequency detector electrically coupled to said memory, said second phase-frequency detector for detecting phase shifts between the falling edge of said first signal and said second signal, said second phase-frequency detector having an output; and
- a logic circuit electronically coupled to said first phase-frequency detector and to said second phase-frequency detector, said logic circuit for producing an output signal, wherein the output signal is formed by digitally combining the output of said first phase-frequency detector and the output of said second phase-frequency detector.
- 2. The jitter attenuator of claim 1 wherein said first phase-frequency detector triggers off a first edge of a digital signal and wherein said second phase-frequency detector triggers off of a second edge of a digital signal.
- 3. The jitter attentuator of claim 1, wherein said clock generator includes a voltage controlled crystal oscillator, said voltage controlled crystal oscillator being controlled by capacitive loading.
- 4. A phase detecting system comprising:
- a first phase-frequency comparator having at least two inputs, one input connected to a first node and another input connected to a second node, said first phase-frequency comparator having an output;
- a second phase-frequency comparator having at least two inputs, one input connected to an output of a first inverter and another input connected to an output of a second inverter, wherein an input of said first inverter is connected to said first node and wherein an input of said second inverter is connected to said second node, said second phase-frequency comparator having an output; and
- a logic circuit for producing an output signal, wherein the output signal is formed by digitally combining an output of said first phase-frequency detector and an output of said second phase-frequency detector.
Parent Case Info
This application is a continuation of application Ser. No. 08/495,710, filed Jun. 27, 1995, now U.S. Pat No. 5,644,605, which is a continuation of Ser. No. 08/209,138 filed Mar. 9, 1994 now abandoned which is a continuation of Ser. No. 07/612,648 filed Nov. 13, 1990 now abandoned.
US Referenced Citations (11)
Continuations (3)
|
Number |
Date |
Country |
| Parent |
495710 |
Jun 1995 |
|
| Parent |
209138 |
Mar 1994 |
|
| Parent |
612648 |
Nov 1990 |
|