"Variable I-Fetch", D. K. Hardin, IBM TDB, vol. 20, No. 7, 12/77, pp. 2547-2548. |
"Parallel Pipeline Organization of Execution Unit", D. Sofer and W. W. Sproul, III IBM TDB, vol. 14, No. 10, 03/72, pp. 2930-2933. |
"Load Bypass for Address Arithmetic", J. S. Liptay and J. W. Rymarczyk, IBM TDB, vol. 20, No. 9, 02/78, pp. 3606-3607. |
"Sequential I-Fetching Mechanisms," J. H. Pomerene et al., IBM TDB, vol. 25, No. 1, Jun. 1982, pp. 124-125. |
"Eliminating the Overhead of Floating Point Load and Store Instructions by Decoding Two Instructions Per Cycle in the Floating Point Unit", T. K. M. Agerwala et al., IBM TDB, vol. 25, No. L, Jun. 1982, pp. 126-129. |
Irwin, "A Pipelined Processing Unit for On-Line Division," The 5th Annual Symposium on Computer Architecture, Apr. 3-5, 1978, pp. 24-30, 78CH1284-9C 1979, IEEE. |
Irwin and Heller, "Online Pipeline Systems for Recursive Numeric Computations", The 7th Annual Symposium on Computer Architecture, May 6-8, 1980, pp. 292-299, CH1494-4/80/0000-0292 1979 IEEE. |
Lang et al., "A Modeling Approach and Design Tool for Pipelined Central Processors," The 6th Annual Symposium on Computer Architecture, Apr. 23-25, 1979, pp. 122-129, CH1394-6/79-0000-0122 1979 IEEE. |
Owens et al., "On-Line Algorithms for the Design of Pipeline Architectures", The 6th Annual Symposium on Computer Architecture, Apr. 23-25, 1979, pp. 12-19, CH1394-6/79/0000-0012 1979, IEEE. |
Patel, "Pipelines with Internal Buffers", The 5th Annual Symposium on Computer Architecture, Apr. 3-5, 1978, pp. 249-254, 78CH1284-9C 1979, IEEE. |