1. Field of the Invention
The present invention relates to a keyboard, and more specifically, to a keyboard wherein a processor reads input data only when a key cell is pressed or released.
2. Description of the Prior Art
Please refer to
It is a disadvantage of the prior art that, whenever any key cell within the matrix key module 12 is pressed, the processor 14 needs to continuouslypoll the input signals on the output ends B0 to B7 of the key cells until every key cell within the matrix key module 12 is released. This continuous polling lowers the efficiency of the processor 14.
It is therefore a primary objective of the present invention to provide a keyboard wherein a processor reads input signals on an output end of a key cell within a key module only when any of the key cells within the key module are pressed or released.
Briefly summarized, a keyboard includes a key module comprising at least one key cell with an output end selectively connected to a first voltage or a second voltage, a detect circuit electrically connected to the output end of the key cell for generating a control signal whenever the voltage on the output end of the key cell becomes the second voltage or the first voltage, a parallel-to-serial register electrically connected to the output end of the key module, and a processor electrically connected to the parallel-to-serial register and the detect circuit for controlling the parallel-to-serial register according to the control signal. The processor controls the parallel-to-serial register to first do a parallel read of the input signals on the output end of the key cell, and then serially reads the input data input from the parallel-to-serial register.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The keyboard according to the present invention controls a processor, which inputs signals from the key cells within a key module through a parallel-to-serial register. The processor inputs the key signals according to a control signal generated when a voltage in a capacitor changes, which occurs at the moment a detect circuit detects that a key cell within the key module has been pressed or released.
Please refer to
The key cells 60, 61 within the key module 52 include switches SW60, SW61 respectively. The output end OUT60 of the key cell 60 (as well as the output end OUT61 of the key cell 61) is electrically connected to either a first voltage Vcc or a second voltage GND according to the opening and closing of the switch SW60. That is, when the key cell 60 is pressed. the switch SW60 is closed and the output end OUT60 is electrically connected to the second voltage GND so that a logic low voltage VL is output. On the contrary, when the key cell 60 is released, the switch SW60 is opened and the output end OUT60 is electrically connected to the first voltage Vcc so that a logic high voltage VH is output. The logic high signal and the logic low signal on the output ends OUT60, OUT61 form the input signals to the parallel-to-serial register 56.
The detect circuit 54 includes one capacitor corresponding to each key cell within the key module 52 (as shown by capacitors 64, 65 corresponding to the key cells 60, 61 respectively within the key module 52 in
At the moment when the key cell 60 (similar for key cell 61 or any other key cell) within the key module 52 is pressed or released, the switch SW60 of the key cell 60 is accordingly closed (or switched on) or opened (or switched off), and the output end OUT60 is accordingly electrically connected to the second voltage GND or the first voltage Vcc. In this situation, the detect circuit 54 detects a transient voltage Vts of 100-150 mV formed in the capacitor 64 (or the capacitor 65). Please refer to
After receiving the control signal CS, the processor 58 controls the parallel-to-serial register 56 to first do a parallel input of the output ends of all the key cells within the key module 52, and then gradually inputs the input signals serially. For example, when receiving the control signal CS at time t1, the processor 58 controls the parallel-to-serial register 56 to first do a parallel input of the input data (01) on the output ends OUT60, OUT61 of all of the key cells 60, 61, and then gradually inputs the input signal (01) serially. As another example, at times t2, t3, and t4, the processor 58 controls the parallel-to-serial register 56 to first do a parallel input of the input data (00), (10), (11), and then gradually reads the input signals (00), (10), (11) serially. The processor 58 can execute specific operations according to these input signals or a variation of the input signals, which is the same as the prior art, so that a further description is hereby omitted.
In contrast to the prior art, the keyboard according to the present invention includes a key module, a detect circuit, a parallel-to-serial register and a processor. The detect circuit detects the variation between current input signals and previous input signals input by the key module, that is, the detect circuit detects whether any of the key cells within the key module is pressed or released. The processor inputs the current input signals only when the input signals change. Therefore, the keyboard according to the present invention solves the problem of the prior art that continuous polling is required whenever any key cell is pressed (e.g. from time t1 to t4 in
Those skilled in the art will readily observe that numerous modifications and alterations of the device may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
92120954 A | Jul 2003 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
3765015 | Gruner | Oct 1973 | A |
3973256 | Stoesser et al. | Aug 1976 | A |
4027306 | Hackmeister | May 1977 | A |
4405918 | Wall et al. | Sep 1983 | A |
4414538 | Schnizlein | Nov 1983 | A |
5386584 | Verstegen et al. | Jan 1995 | A |
5585792 | Liu et al. | Dec 1996 | A |
5700194 | Hsien | Dec 1997 | A |
5872561 | Figie et al. | Feb 1999 | A |
6198820 | Tetsushi | Mar 2001 | B1 |
6265993 | Johnson | Jul 2001 | B1 |
20020171564 | Jam | Nov 2002 | A1 |
Number | Date | Country |
---|---|---|
0478141 | Apr 1992 | EP |
53-024729 | Mar 1978 | JP |
54-032956 | Mar 1979 | JP |
60-110028 | Jun 1985 | JP |
62251917 | Nov 1987 | JP |
S62-251917 | Nov 1987 | JP |
04-051308 | Feb 1992 | JP |
WO-9962180 | Dec 1999 | WO |
Number | Date | Country | |
---|---|---|---|
20050024337 A1 | Feb 2005 | US |