Claims
- 1. A semiconductor device adapted for inclusion in a semiconductor memory system, formed on a semiconductor substrate covered with a gate oxide layer between field oxide regions, comprising:
- a laminated gate electrode formed from an upper lamina and a lower lamina over said gate oxide layer,
- said lower lamina formed over said gate oxide layer on the surface of said device between said field oxide regions,
- a Mask code region having been implanted into said substrate through said lower lamina and said gate oxide layer, and said lower lamina storing a code implant with dopant which has penetrated through said lower lamina and said gate oxide layer,
- said upper lamina of said gate electrode on the surface of said device covering said lower lamina, and said upper lamina not having been subjected to said Mask code implant,
- lightly doped regions in said substrate between said field oxide regions and said gate ion implanted with dopant through portions of said gate oxide layer unprotected by said gate electrode,
- dielectric spacers adjacent to said gate electrode, and
- source and drain regions in said substrate between said field oxide regions and said spacers adjacent to said gate electrode ion implanted through portions of said gate oxide layer unprotected by said spacers and said gate electrode.
- 2. A device in accordance with claim 1 wherein said lower lamina has a thickness of less than 1,000 .ANG..
- 3. A device in accordance with claim 2 wherein said upper lamina comprises a sintered CVD silicide.
- 4. A device in accordance with claim 3 wherein said lower lamina comprises polysilicon and said upper silicide lamina is selected from the group consisting of CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2.
- 5. A device in accordance with claim 3 wherein said lower lamina comprises polysilicon and said upper lamina is composed of said sintered CVD silicide selected from the group consisting of polysilicon, CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2 and doped with POCl.sub.3.
- 6. A device in accordance with claim 3 wherein said lower lamina comprises polysilicon and said upper lamina is composed of a sintered CVD silicide selected from the group consisting of a CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2 and doped with POCl.sub.3.
- 7. A device in accordance with claim 2 wherein said lower lamina comprises polysilicon and said upper lamina is composed of a material selected from the group consisting of CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2.
- 8. A device in accordance with claim 2 wherein said lower lamina comprises polysilicon and said upper lamina is composed of a material selected from the group consisting of CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2, and doped with POCl.sub.3.
- 9. A device in accordance with claim 1 wherein said implanted Mask code region comprises a region implanted with phosphorus atoms.
- 10. A device in accordance with claim 9 wherein said lower lamina comprises polysilicon and said upper lamina is composed of a material selected from the group consisting of polysilicon, CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2.
- 11. A device in accordance with claim 9 wherein said lower lamina comprises polysilicon and said upper lamina is composed of a material selected from the group consisting of polysilicon, CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2 and doped with POCl.sub.3.
- 12. A device in accordance with claim 1 wherein said implanted Mask code region comprises a region of phosphorus atoms having been ion implanted with an energy less than 80 keV.
- 13. A device in accordance with claim 12 wherein said lower lamina comprises polysilicon and said upper lamina is composed of a material selected from the group consisting of polysilicon, CoSi.sub.2, MoSi.sub.2, TaSi.sub.2 l TiSi.sub.2, and WSi.sub.2.
- 14. A device in accordance with claim 12 wherein said lower lamina comprises polysilicon and said upper lamina is composed of a material selected from the group consisting of polysilicon, CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2 and doped with POCl.sub.3.
- 15. A device in accordance with claim 1 wherein said code implant dopant comprises phosphorus atoms having been implanted with an energy less than 80 keV with a dose from 5 E 13 ions/cm.sup.2 to 8 E 13 ions/cm.sup.2 providing a concentration of dopant atoms of 5 E 18 atoms/cm.sup.3 to 8 E 18 atoms/cm.sup.3.
- 16. A device in accordance with claim 15 wherein said lower lamina comprises polysilicon and said upper lamina is composed of a material selected from the group consisting of polysilicon, CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2.
- 17. A device in accordance with claim 15 wherein said lower lamina comprises polysilicon and said upper lamina is composed of a material selected from the group consisting of polysilicon, CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2 and doped with POCl.sub.3.
- 18. A device in accordance with claim 1 wherein said lower lamina comprises polysilicon and said upper lamina is composed of a material selected from the group consisting of polysilicon, CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2.
- 19. A device in accordance with claim 1 wherein said lower lamina comprises polysilicon and said upper lamina is composed of a material selected from the group consisting of polysilicon, CoSi.sub.2, MoSi.sub.2, TaSi.sub.2, TiSi.sub.2, and WSi.sub.2 and doped with POCl.sub.3.
- 20. A semiconductor device adapted for inclusion in a semiconductor memory system, formed on a semiconductor substrate covered with a gate oxide layer between field oxide regions, comprising:
- a laminated gate electrode formed from an upper lamina and a lower lamina over said gate oxide layer,
- said lower lamina formed over said gate oxide layer on the surface of said device between said field oxide regions,
- a Mask code region having been implanted into said substrate comprising a code implant with dopant which has penetrated through said lower lamina and said gate oxide layer, said Mask code region comprising phosphorus atoms,
- said upper lamina of said gate electrode on the surface of said device covering said lower lamina, and
- said upper lamina having been formed subsequent to said ion implantation into said Mask code region and as a result not having been subjected to ion implantation during formation of said Mask code region,
- lightly doped regions in said substrate between said field oxide regions and said gate having been ion implanted with dopant through portions of said gate oxide layer unprotected by said gate electrode, dielectric spacers adjacent to said gate electrode, and
- source and drain regions in said substrate between said field oxide regions and said spacers adjacent to said gate electrode formed by dopant ion implanted through portions of said gate oxide layer unprotected by said spacers and said gate electrode.
- 21. A semiconductor device adapted for inclusion in a semiconductor memory system, formed on a semiconductor substrate covered with a gate oxide layer between field oxide regions, comprising:
- a laminated gate electrode formed from an upper lamina and a lower lamina over said gate oxide layer,
- said lower lamina formed over said gate oxide layer on the surface of said device between said field oxide regions, said lower lamina having a thickness of less than 1,000 .ANG.,
- a Mask code region which has been formed by implanting with phosphorus p.sup.31 ions implanted into said substrate in a code implant with dopant which has penetrated through said lower lamina and said gate oxide layer, said code implant dopant comprising phosphorus p.sup.31 ions having been implanted providing a concentration of phosphorus dopant atoms with a concentration from 5 E 18 atoms/cm.sup.3 to 8 E 18 atoms/cm.sup.3 in said substrate below said lower lamina,
- said upper lamina of said gate electrode on the surface of said device covering said lower lamina, and said upper lamina not having been subjected to ion implantation during formation of said Mask code region,
- lightly doped N- regions in said substrate between said field oxide regions and said gate having been ion implanted with dopant through portions of said gate oxide layer unprotected by said gate electrode,
- dielectric spacers adjacent to said gate electrode, and
- source and drain N- doped regions in said substrate between said field oxide regions and said spacers adjacent to said gate electrode formed by dopant ion implanted through portions of said gate oxide layer unprotected by said spacers and said gate electrode.
Parent Case Info
This is a continuation of U.S. patent application Ser. No. 08/720,637, filed Oct. 2, 1996, which is a division of U.S. patent application Ser. No. 08/494,585 filed on Jun. 23, 1995, now U.S. Pat. No. 5,589,414.
US Referenced Citations (8)
Divisions (1)
|
Number |
Date |
Country |
Parent |
494585 |
Jun 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
720637 |
Oct 1996 |
|