"Substrate bias generating circuit", Ohashi, JA0076253, Mar. 1990. |
"Input signal discriminating circuit", Sugita, JA 0101528, Jun. 1983. |
Vittoz, et al., "A Low-Voltage CMOS Bandage Reference", IEEE JSSC, V. SC-14, No. 3, Jun. 1979, pp. 573-577. |
Itoh, et al., "FAM 18-6: An Experimental 1MB DRAM wtih On-Chip Voltage Limiter", ISCC Digest of Technical Papers, Feb. 1984, pp. 282-283. |
Takada, et al., "FAM 19.6: A 4Mb DRAM with Half Internal-Voltage Bitline Precharge", from ISSCC Digest of Technical Papers, Feb. 1986, pp. 270-271. |
Furuyama, et al., "FAM 19.7: An Experimental 4MB CMOS DRAM", ISSCC Digest of Technical Papers, Feb. 1986, pp. 272-273. |
Furuyama, et al., "A New On-Chip Voltage Converter for Submicrometer High-Density DRAM's", IEEE Journal of Solid State Circuits, V. SC-22, No. 2, No. 3, Jun. 1987, pp. 437-441. |
Gray, et al., Analysis and Design of Analog Integrated Circuits, 2 Ed., John Wiley and Sons, Inc., Chapter 9: "Frequency Response and Stability of Feedback Amplifiers". |
Koyanagi, et al., "A 5-V Only 16-kbit Stacked-Capacitor MOS RAM", IEEE Journal of Solid State Circuits, V. SC-15, No. 4, Aug. 1980, pp. 661-666. |
Shimohigashi, et al., "WAM 1.4: A 65ns DRAM with A Twisted Driveline Sense Amplifier, ISSCC Digest of Technical Papers", Feb. 1987, pp. 18-19. |