The present invention generally relates to fabrication of electronic circuit elements, and more particularly, to systems and methods for laser trimming of passive components fabricated on a substrate layer.
Resistors fabricated on substrate layers offer significant electrical performance advantages over surface mount resistors. The problem, however, is that printed circuit board and other circuit substrate manufacturers must fabricate these resistors on the substrate layer with the desired nominal and tolerance values at the time the substrate layer is being manufactured. Because printed resistors are typically buried within a printed circuit board or other circuit platform under one or more lamination layers, the platform manufacturer is generally unable to correct defects at a later time. The need to properly fabricate resistors the first time for both nominal and tolerance values has been an inhibiting factor for high yield and high volume buried resistor processes. These problems have become especially apparent for printed circuit boards having resistors printed on multiple layers. If resistors at one layer fail to meet the required specifications, the entire circuit board may be defective. As a result, multi-layered printed circuit boards and other circuit platforms such as multi-chip modules, hybrid circuits and chip packages typically suffer from exceptionally low yields.
Conventional approaches have attempted to alleviate these problems by performing laser trimming of resistors to conform the resistors to the required nominal and tolerance values. Generally, there are two basic ways to produce a change (higher ohms) in thick polymer resistors: (a) reducing or changing the path of current through the resistor in terms of magnitude and direction; and (b) reducing or changing the cross-sectional area perpendicular to the direction of current flow. The first method is typically performed by making a trim slice through a portion of the resistor to create a localized reduction in the cross-sectional area relative to the direction of current flow. This method, however, distorts the electrical field around the slice cut and can produce undesirable variations in the impedance of the resistor at higher frequency. The second approach performs a planar cut to reduce the cross-sectional area of the resistor in the direction of current flow. Because only the magnitude of the current is affected and not the direction, high frequency impedance will not be significantly affected.
Although some forms of trimming may perform well for the more traditional square resistors, the recent introduction of annular resistors presents unique problems. Due to the different physical geometries of annular resistors, conventional laser trimming equipment and processes may be unsuitable for laser trimming annular resistors. In addition, printed circuit board manufacturers may be unwilling to incur the cost of purchasing special-purpose laser trimming equipment, which can exceed one million dollars per laser trimming tool, or modify existing laser trimming equipment to perform laser trimming of resistors. For circuit substrate layers having a large number of buried resistors or resistors printed on multiple layers, conventional laser trimming processes can also be difficult and time consuming due to the need to select laser trimming settings for each resistor. Furthermore, because conventional laser trimming approaches typically do not collect and display statistical information in a meaningful way, the circuit board manufacturer may have insufficient information to adjust laser trimming processes or the underlying print screening processes.
Therefore, in light of the problems associated with existing approaches, there is a need for improved systems and methods for laser trimming of components.
Embodiments of the present invention alleviate many of the foregoing problems by providing improved systems and methods for laser trimming of passive components. In one embodiment of the present invention, a resistance value for resistors that are formed during manufacture of a circuit platform is measured. The resistors are then sorted into one or more bins based on the measured resistance value and target resistance value associated with each resistor. A laser trim file is assigned to each bin using a predictive trim formulation, where each laser trim file defines a set of configuration parameters for a laser drill to conform each resistor to its respective target value. A laser drill may then be used to trim the resistors within each bin in accordance with the laser trim file assigned to that bin.
Other embodiments of the present invention may configure the laser trim file to define a drill pattern on the resistor to form a planar channel within the resistor. For example, the laser drill file may include a laser beam step size, an overlap factor and number of feed steps across the resistor that causes the laser drill to form a planar channel of the desired shape and depth. A trim application may also be used to display a distribution of the trimmed resistance values and other statistical information to determine the performance of the laser drill file associated with particular bins. This statistical information may be used by the circuit substrate manufacturer to adjust the parameters of the laser drill files. By using readily available laser drills, instead of special purpose laser trimming equipment, circuit board manufacturers can reduce equipment costs by leveraging general purpose laser drills that may already be used by the manufacturer for other purposes. Furthermore, by automatically assigning laser drill files to resistor bins based on a predictive trim formulation, the time consuming task of selecting laser trimming settings for each resistor can be avoided. In other embodiments, the statistical information provided by the laser trim application may also enhance the performance of laser trimming and increase circuit board yields by providing sufficient information regarding the laser trimming process or underlying embedded resistor manufacturing process to enable the manufacturer to take appropriate action.
These and other features and advantages of the present invention will become more apparent to those skilled in the art from the following detailed description in conjunction with the appended drawings in which:
Embodiments of the present invention provide systems and methods for laser trimming of components formed during a manufacturing process of a circuit platform, such as passive components on a printed circuit board layer. The following description is presented to enable a person skilled in the art to make and use the invention. Descriptions of specific applications are provided only as examples. Various modifications, substitutions and variations of the preferred embodiment will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other embodiments and applications without departing from the spirit and scope of the invention. Thus, the present invention is not intended to be limited to the described or illustrated embodiments, and should be accorded the widest scope consistent with the principles and features disclosed herein.
Fabrication of a circuit platform, such as a printed circuit board or other circuit substrate, may include fabrication of resistors that are included on the circuit platform, such as resistors printed on a substrate layer. The resistors may be buried within the printed circuit board or other circuit platform under one or more lamination layers. The circuit platform, such as a printed circuit board, may have resistors printed on multiple layers, such as in multi-layered printed circuit boards and other circuit platforms such as multi-chip modules, hybrid circuits and chip packages.
Referring to
According to certain embodiments, a circuit substrate layer comprises a composite plane layer consisting of one of more conductive layers (such as copper) laminated or bonded to a dielectric layer. For multi-layer circuit board applications the circuit substrate layer typically consists of two conductive layers bonded to both sides of a dielectric layer. A multi-layer printed circuit board includes multiple circuit substrate layers. The dielectric layer can be reinforced such as with FR-406, FR-4, polyimide or other types of glass-resin systems according to an embodiment. Alternatively the dielectric layer may be non-reinforced such as in the case of capton, teflon, or polyamide. One embodiment of the circuit substrate layer consists of a 0.002″ thick FR-406 dielectric layer with ½ oz (0.0008″ thick) copper foil bonded to each side of the dielectric. Thus, the resistor to which trimming is applied may comprise, without limitation, any of the following materials: thick film polymer, thin film polymer, metal, and/or metal alloy.
The trim application 114 may also be configured to sort the resistors into one or more bins based on the measured resistance value and target resistance value. For example, the trim application 114 may be configured to divide a range of resistance values into a plurality of bins having a predetermined step size (e.g. 0.5 ohms). For resistors having the same target value, the trim application 114 uses the measured resistance value for these resistors to place the resistors in the appropriate bin. The trim application 114 then assigns a laser drill file to each bin based on a predictive trim formulation in order to conform the resistors within each bin to the target resistance value for that bin. Each drill file uses knowledge of the resistor material and geometry to define a set of control parameters for the laser drill 116, such as laser beam spot size, pulse duration, energy level, aperture, angle, etc., that will be used to control the laser drill 116 to adjust the resistors within each bin. The laser drill file uses a predictive trim methodology to determine the amount of material to trim and the trim pattern that will predictively change the actual resistor value to conform with the target resistor value.
Once the laser drill 116 trims each resistor within each bin in accordance with the corresponding laser drill file, the trimmed circuit substrate layer may then be provided to the resistance tester 112 to perform a second resistor test of the circuit substrate layer. The resistance tester 112 then generates a yield report that provides information regarding whether particular circuit boards passed predefined pass/fail criteria. The measured resistance values for the trimmed resistors may also be provided to the trim application 114 in order to display a distribution of the measured resistance values and other statistical information regarding the performance of laser drill files associated with selected bins. As will be discussed in further detail below, this information may be used to adjust trim tool files associated with particular bins in order to fine tune the performance of particular laser drill files.
Trim application 152 is configured to receive input from tester 150 and provide assignment information to laser drill 156. Laser drill 156 also receives trim files 154.
Trim application 152 receives resistance values 158 from tester 150 for the respective resistors tested. Resistor values 158 in trim application 152 are provided to sort module 160, the result of which is provided to assign module 162. Assign module 162 outputs assignment file 164. Resistors are sorted based on resistance values into various bins. Then, different trim files are assigned to respective bins by assign module 162, which creates a file 164 containing the assignment between bins 166 and respective trim file designation 176. Assignment file 164 and trim files 154 are uploaded to laser drill 156, which performs drilling operations on the respective resistors based on the assigned file and assigned trim files.
Referring to
The user controls the application using the command buttons and numerical inputs at the bottom of the display. The number of images per core and the number of resistors per image are first input into the trim application at the bottom of the display as illustrated generally at 250. The user can then load data into the trim application using the load buttons 251, 252. By pressing the first test button 255, the user can sort and display the data stored in the file indicated above the first load button 251 (which may correspond to data gathered after screen printing). Conversely, by pressing the second test button 260, the user can sort and display the data stored in the file indicated above the second load button 252 (which may correspond to data gathered after laser trimming). In this way, the user can quickly switch between examining screen printing process control and laser trimming process control.
The Sort B button 270, in addition to performing the functions of the first and second test buttons 255, 260 will sort the resistors into their assigned bins and assign a laser drill file to each bin. The laser drill file numbers for resistance bin assignments are displayed at the top of the interface as illustrated generally at 285. As mentioned previously, the trim application assigns laser drill files based on the amount the resistors within the assigned bin must be changed in order to conform with target resistance specifications. For example, as illustrated in
Each laser drill file includes parameters for controlling a laser drill, such as a Hitachi NLC-1B21E-10C CO2 laser drill, to perform planar trimming of resistors within the assigned bin in accordance with a predictive trimming formulation. For example, for annular resistors, the resistance value (R) is expressed by equation (1) in terms of the annular ring inner diameter (d1) and outer diameter (d2), resistive body thickness (T) and body resistivity (ρ).
The factor K takes into account the reduction in resistance due to manufacturing (e.g., printing, lamination and thermal cycles). Equation (2) expresses the first order change in resistance tolerance for annular resistors with respect to the parameters of equation (1).
Equation (2) shows that a change in thickness or planning for annular resistors is multiplied by a natural log factor that is less than one for annular designs. By using the formulation expressed in equation (2), the circuit substrate manufacturer can develop laser drill files that predictively trim annular resistors in a planar manner to provide controlled incremental changes in resistor thickness. In this manner, both small incremental and large resistance value changes can be achieved. The trim application can then use the predicted change in the resistance value associated with each laser drill file to assign the appropriate laser drill file to resistors within the appropriate resistance bin.
The present invention is not limited to any specific passive component shape or methods of manufacturing such passive components. The laser trimming technique for annular resistors illustrated is an example of one component type. The spirit of the present invention may apply to other passive component shapes and to materials other than screen printed resistive materials. Thus, embodiments of the invention include application to various shapes and geometries of resistors. For example, the resistor may comprise an annular resistor, a rectangular resistor, a serpentine resistor, or other shaped resistor according to various embodiments of the invention.
In accordance with certain exemplary embodiments of the present invention, each laser drill file controls the laser drill to form a planar trim channel within the resistor. Exemplary laser drill files may include parameters, such as laser beam spot size, pulse duration, aperture, energy, angle, step size, overlap factor and number of moves through the resistor, to cause the laser drill to perform a drill pattern on the resistor to form the planar trim channel. The moves may comprise each a predetermined pass through a resistor, for example, a revolution around a resistor, such as a revolution around an annular resistor, or a linear pass through a resistor, or other pass through a resistor. For example, as illustrated in
In some embodiments of the present invention, once the laser drill has completed one movement through the resistor in a predetermined amount (such as a revolution, linear pass, or other movement), the laser drill file may offset the laser drill by a predetermined amount and repeat the pattern in order to form a planar channel having more uniform side walls. Another embodiment may perform one or more movements at a relatively high power level in order to produce a relatively large change in resistance value, and then reduce the power level and perform one or more movements at a lower power setting in order to produce finer grained changes in resistance value. Still other embodiments may use a relatively large step size for one or more movements and a smaller step size on subsequent movements. Of course, other embodiments may use combinations of the foregoing processes or another configuration of control parameters to cause the laser drill to form a planar trim channel within the resistor.
Referring back to
Referring to
In order to further refine the laser trimming process, the exemplary interface of
Referring to
It is noted that embodiments of the invention include application to resistors formed on various substrate surfaces such as, without limitation, inner or outer layers of multilayer printed circuit boards (MLBs), multi-chip modules, flexible circuit structures, and interposer flex. Some embodiments of the invention include processes of manufacturing circuit platforms. For example, some embodiments of the invention are directed to methods of manufacturing a circuit platform including providing a material for a circuit platform, forming a resistor during the manufacture, and applying a laser trimming process described herein to the resistor. Other embodiments of the invention are directed to automated machines to manufacture a circuit platform including a mechanism to hold a circuit platform, a mechanism to form resistors on the circuit platform, and a system for trimming lasers and/or software for trimming lasers as described herein.
While the present invention has been described with reference to exemplary embodiments, it will be readily apparent to those skilled in the art that the invention is not limited to the disclosed or illustrated embodiments but, on the contrary, is intended to cover numerous other modifications, substitutions, variations and broad equivalent arrangements that are included within the spirit and scope of the following claims.
This application is a continuation-in-part application of Ser. No. 11/094,003, filed Mar. 29, 2005, which is a continuation in part application of Ser. No. 10/454,253, filed Jun. 3, 2003, U.S. Pat. No. 6,940,038, which is a continuation-in-part of Ser. No. 10/302,099 filed Nov. 21, 2002 now U.S. Pat. No. 6,972,391, which are incorporated herein by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
3388461 | Lins | Jun 1968 | A |
4566936 | Bowlin | Jan 1986 | A |
4870746 | Klaser | Oct 1989 | A |
4998207 | Postlewait | Mar 1991 | A |
5347258 | Howard et al. | Sep 1994 | A |
5443534 | Vinciarelli et al. | Aug 1995 | A |
5446260 | Uhling et al. | Aug 1995 | A |
5502468 | Knierim | Mar 1996 | A |
5504470 | Ginn | Apr 1996 | A |
5504681 | Sherman | Apr 1996 | A |
5504986 | Casey et al. | Apr 1996 | A |
5519396 | Distinti | May 1996 | A |
5525910 | Uhling et al. | Jun 1996 | A |
5569398 | Sun et al. | Oct 1996 | A |
5585554 | Handfield et al. | Dec 1996 | A |
5600071 | Sooriakumar et al. | Feb 1997 | A |
5602483 | Uhling et al. | Feb 1997 | A |
5603847 | Howard et al. | Feb 1997 | A |
5617298 | Casey et al. | Apr 1997 | A |
5701097 | Fisher et al. | Dec 1997 | A |
5708569 | Howard et al. | Jan 1998 | A |
5727306 | Saari et al. | Mar 1998 | A |
5753571 | Donohue | May 1998 | A |
5771012 | Shu et al. | Jun 1998 | A |
5779918 | Inoue et al. | Jul 1998 | A |
5795069 | Mattes et al. | Aug 1998 | A |
5850171 | Lin et al. | Dec 1998 | A |
5851864 | Ito et al. | Dec 1998 | A |
5856695 | Ito et al. | Jan 1999 | A |
5874887 | Kosinski | Feb 1999 | A |
5881451 | Kneezel et al. | Mar 1999 | A |
5900530 | O'Brien et al. | May 1999 | A |
5926123 | Ostrom et al. | Jul 1999 | A |
5939693 | Roeckner et al. | Aug 1999 | A |
5946210 | Montminy et al. | Aug 1999 | A |
5958606 | Wang et al. | Sep 1999 | A |
5969658 | Naylor | Oct 1999 | A |
5973631 | McMullen et al. | Oct 1999 | A |
5977797 | Gasparik | Nov 1999 | A |
5977863 | Bloom et al. | Nov 1999 | A |
5994755 | DeJong et al. | Nov 1999 | A |
5994997 | Brown et al. | Nov 1999 | A |
5995033 | Roeckner et al. | Nov 1999 | A |
6002388 | Seffernick et al. | Dec 1999 | A |
6005275 | Shinogi et al. | Dec 1999 | A |
6020785 | Allen et al. | Feb 2000 | A |
6041007 | Roeckner | Mar 2000 | A |
6072943 | Gasparik et al. | Jun 2000 | A |
6084424 | Gasparik | Jul 2000 | A |
6100815 | Pailthorp | Aug 2000 | A |
6107909 | Kosinski | Aug 2000 | A |
6120835 | Perdieu | Sep 2000 | A |
6130601 | Brown et al. | Oct 2000 | A |
6140872 | McEldowney | Oct 2000 | A |
6150681 | Allen | Nov 2000 | A |
6180164 | Ellis et al. | Jan 2001 | B1 |
6187372 | Johnson et al. | Feb 2001 | B1 |
6225035 | Zhang et al. | May 2001 | B1 |
6225576 | Poole et al. | May 2001 | B1 |
6246312 | Poole et al. | Jun 2001 | B1 |
6256876 | Ohe et al. | Jul 2001 | B1 |
6259151 | Morrison | Jul 2001 | B1 |
6268225 | Chen et al. | Jul 2001 | B1 |
6329260 | DeJong et al. | Dec 2001 | B1 |
6337110 | Delaunay et al. | Jan 2002 | B1 |
6750416 | Maierhofer et al. | Jun 2004 | B1 |
6875950 | Naumov et al. | Apr 2005 | B2 |
6951955 | Wu et al. | Oct 2005 | B2 |
20020100749 | Swenson et al. | Aug 2002 | A1 |
20030042585 | Corisis et al. | Mar 2003 | A1 |
20030178396 | Naumov et al. | Sep 2003 | A1 |
Number | Date | Country |
---|---|---|
WO 2004049401 | Jun 2004 | WO |
Number | Date | Country | |
---|---|---|---|
20060213882 A1 | Sep 2006 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11094003 | Mar 2005 | US |
Child | 11254253 | US | |
Parent | 10454253 | Jun 2003 | US |
Child | 11094003 | US | |
Parent | 10302099 | Nov 2002 | US |
Child | 10454253 | US |