This application claims the priority benefit of Taiwan application serial no. 102131815, filed on Sep. 4, 2013. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
The disclosure relates to a latch and an operation method thereof and a comparator using the latch.
Circuit design of low supply voltage is a hot research topic on low power applications. In order to achieve low power consumption, a common method is to decrease a supply voltage of a circuit. However, as the supply voltage is decreased, a general latch structure may encounter many problems, for example, the operation speed thereof is slowed down, and the delay time is obviously increased, etc.
The disclosure is directed to a latch including a first cross-coupled pair circuit, a first transistor pair circuit, a second transistor pair circuit, and a second cross-coupled pair circuit. The first cross-coupled pair circuit includes a first current path and a second current path, where a control terminal of the first current path is coupled to the second current path, and a control terminal of the second current path is coupled to the first current path. The second cross-coupled pair circuit includes a third current path and a fourth current path, where a control terminal of the third current path is coupled to the fourth current path, and a control terminal of the fourth current path is coupled to the third current path. The first transistor pair circuit includes a first transistor and a second transistor. A control terminal of the first transistor is coupled to the third current path, and a first terminal of the first transistor is coupled to a first terminal of the first current path. A control terminal of the second transistor is coupled to the fourth current path, and a first terminal of the second transistor is coupled to a first terminal of the second current path. The second transistor pair circuit includes a third transistor and a fourth transistor. A control terminal of the third transistor is coupled to the first current path, and a first terminal of the third transistor is coupled to a first terminal of the third current path. A control terminal of the fourth transistor is coupled to the second current path, and a first terminal of the fourth transistor is coupled to a first terminal of the fourth current path.
The disclosure provides an operation method of a latch including following steps. A first cross-coupled pair circuit including a first current path and a second current path is configured, where a control terminal of the first current path is coupled to the second current path, and a control terminal of the second current path is coupled to the first current path. A first transistor pair circuit including a first transistor and a second transistor is configured, where a first terminal of the first transistor is coupled to a first terminal of the first current path, and a first terminal of the second transistor is coupled to a first terminal of the second current path. A second transistor pair circuit including a third transistor and a fourth transistor is configured, where a control terminal of the third transistor is coupled to the first current path, and a control terminal of the fourth transistor is coupled to the second current path. A second cross-coupled pair circuit including a third current path and a fourth current path is configured, where a control terminal of the third current path is coupled to the fourth current path, and a control terminal of the fourth current path is coupled to the third current path, a first terminal of the third current path is coupled to a first terminal of the third transistor, a first terminal of the fourth current path is coupled to a first terminal of the fourth transistor, a control terminal of the first transistor is coupled to the third current path, and a control terminal of the second transistor is coupled to the fourth current path. In a signal transition phase, an input signal is injected into the first current path, the second current path, the third current path, or the fourth current path, meanwhile, the injected input signal would be amplified by the first cross-coupled pair circuit and the second cross-coupled pair circuit. In a stable phase, the first transistor pair circuit cuts off a static current of the first current path or the second current path, and the second transistor pair circuit cuts off a static current of the third current path or the fourth current path.
The disclosure provides a comparator including a first switch, a second switch, a control circuit, a first cross-coupled pair circuit, a first transistor pair circuit, a second transistor pair circuit, a second cross-coupled pair circuit, and a dynamic pre-amplifier circuit. The first cross-coupled pair circuit includes a first current path and a second current path, where a control terminal of the first current path is coupled to the second current path, and a control terminal of the second current path is coupled to the first current path. The second cross-coupled pair circuit includes a third current path and a fourth current path, where a control terminal of the third current path is coupled to the fourth current path, and a control terminal of the fourth current path is coupled to the third current path. The first transistor pair circuit includes a first transistor and a second transistor, where a first terminal of the first transistor is coupled to a first terminal of the first current path, and a first terminal of the second transistor is coupled to a first terminal of the second current path. The second transistor pair circuit includes a third transistor and a fourth transistor, where a control terminal of the third current path is coupled to the first current path of the first cross-coupled pair circuit, and a control terminal of the fourth transistor is coupled to the second current path of the first cross-coupled pair circuit. A first terminal of the third current path is coupled to a first terminal of the third transistor, a first terminal of the fourth current path is coupled to a first terminal of the fourth transistor, a control terminal of the first transistor is coupled to the third current path, and a control terminal of the second transistor is coupled to the fourth current path. A first terminal of the first switch is coupled to a second terminal of the first current path and a second terminal of the second current path. A second terminal of the first switch is coupled to a first power supply voltage. A first terminal of the second switch is coupled to a second terminal of the third current path and a second terminal of the fourth current path. A second terminal of the second switch is coupled to a second power supply voltage. The control circuit comprises a first control circuit, a second control circuit or a third control circuit. The dynamic pre-amplifier circuit performs a pre-amplifying operation according to a first input signal and a second input signal, and outputs a first internal signal a second internal signal to the control circuit. Wherein, the first control circuit of the control circuit comprises a third switch, a fourth switch, a fifth switch, a sixth switch and a seventh switch, a first terminal of the third switch coupled to the control terminal of the third transistor, a second terminal of the third switch coupled to a reference voltage, a first terminal of the fourth switch coupled to the control terminal of the fourth transistor, a second terminal of the fourth switch coupled to the reference voltage, a first terminal of the fifth switch coupled to the control terminal of the first transistor, a first terminal of the sixth switch coupled to the control terminal of the second transistor, a first terminal of the seventh switch coupled to a second terminal of the fifth switch and a second terminal of the sixth switch, a second terminal of the seventh switch coupled to the reference voltage, the dynamic pre-amplifier circuit outputs the first internal signal to the control terminal of the fourth switch and the control terminal of the fifth switch, and the dynamic pre-amplifier circuit outputs the second internal signal to the control terminal of the third switch and the control terminal of the sixth switch. Wherein, the second control circuit of the control circuit comprises a third switch and a fourth switch, a first terminal of the third switch coupled to the control terminal of the third transistor, a second terminal of the third switch coupled to a reference voltage, a first terminal of the fourth switch coupled to the control terminal of the fourth transistor, a second terminal of the fourth switch coupled to the reference voltage, the dynamic pre-amplifier circuit outputs the first internal signal to the control terminal of the fourth switch, and the dynamic pre-amplifier circuit outputs the second internal signal to the control terminal of the third switch. Wherein, the third control circuit of the control circuit comprises a fifth switch, a sixth switch and a seventh switch, a first terminal of the fifth switch coupled to the control terminal of the first transistor, a first terminal of the sixth switch coupled to the control terminal of the second transistor, a first terminal of the seventh switch coupled to a second terminal of the fifth switch and a second terminal of the sixth switch, a second terminal of the seventh switch coupled to the reference voltage, the dynamic pre-amplifier circuit outputs the first internal signal to the control terminal of the fifth switch, and the dynamic pre-amplifier circuit outputs the second internal signal to the control terminal of the sixth switch.
Several exemplary embodiments accompanied with figures are described in detail below to further describe the disclosure in details.
The accompanying drawings are included to provide a further understanding of the disclosure, and are incorporated in and constitute a part of this specification. The drawings illustrate exemplary embodiments of the disclosure and, together with the description, serve to explain the principles of the disclosure.
A term “couple” used in the full text of the disclosure (including the claims) refers to any direct and indirect connections. For example, if a first device is described to be coupled to a second device, it is interpreted as that the first device is directly coupled to the second device, or the first device is indirectly coupled to the second device through other devices or connection means. Moreover, wherever possible, components/members/steps using the same referential numbers in the drawings and description refer to the same or like parts. Components/members/steps using the same referential numbers or using the same terms in different embodiments may cross-refer related descriptions.
The first transistor pair circuit 120 includes a first transistor and a second transistor. A first terminal of the first transistor in the first transistor pair circuit 120 is coupled to the first terminal of the first current path in the first cross-coupled pair circuit 110, and a control terminal of the first transistor in the first transistor pair circuit 120 is coupled to the first terminal of the third current path in the second cross-coupled pair circuit 140. A first terminal of the second transistor in the first transistor pair circuit 120 is coupled to the first terminal of the second current path in the first cross-coupled pair circuit 110, and a control terminal of the second transistor in the first transistor pair circuit 120 is coupled to the first terminal of the fourth current path in the second cross-coupled pair circuit 140. A second terminal of the first current path and a second terminal of the second current path in the first cross-coupled pair circuit 110 are coupled to a first power supply voltage, and a second terminal of the first transistor and a second terminal of the second transistor in the first transistor pair circuit 120 are coupled to a second power supply voltage. The first power supply voltage and the second power supply voltage can be a system supply voltage Vdd, a ground voltage Vss or other constant voltages. For example, the first power supply voltage and the second power supply voltage can be respectively the system supply voltage Vdd and the ground voltage Vss.
The second transistor pair circuit 130 includes a third transistor and a fourth transistor. A first terminal of the third transistor in the second transistor pair circuit 130 is coupled to the first terminal of the third current path in the second cross-coupled pair circuit 140, and a control terminal of the third transistor in the second transistor pair circuit 130 is coupled to the first terminal of the first current path in the first cross-coupled pair circuit 110. A first terminal of the fourth transistor in the second transistor pair circuit 130 is coupled to the first terminal of the fourth current path in the second cross-coupled pair circuit 140, and a control terminal of the fourth transistor in the second transistor pair circuit 130 is coupled to the first terminal of the second current path in the first cross-coupled pair circuit 110. A second terminal of the third current path and a second terminal of the fourth current path in the second cross-coupled pair circuit 140 are coupled to the second power supply voltage, and a second terminal of the third transistor and a second terminal of the fourth transistor in the second transistor pair circuit 130 are coupled to the first power supply voltage.
When the latch is operated in a common mode operation condition, i.e. DC voltage conditions of signals OUTP1 and OUTN1 are the same, and DC voltage conditions of signals OUTP2 and OUTN2 are also the same, the first cross-coupled pair circuit 110 and the first transistor pair circuit 120 can be regarded as a high gain amplifier, and the second cross-coupled pair circuit 130 and the second transistor pair circuit 140 can be regarded as another high gain amplifier. When the input signals to be latched are respectively injected to the first current path and the second current path in the first cross-coupled pair circuit 110, and/or respectively injected to the third current path and the fourth current path in the second cross-coupled pair circuit 140, during the signal transition phase, the injected input signals are amplified through the two high gain amplifiers. Meanwhile, a difference of the injected signals can be further amplified through a positive feedback path formed through a signal coupling relation of the latch 100 of
Since the first transistor pair circuit 120 is controlled by the second cross-coupled pair circuit 140, in a stable phase, means that the signal transition completed, the first transistor pair circuit 120 cuts off a static current of the first current path and/or the second current path in the first cross-coupled pair circuit 110. Similarly, since the second transistor pair circuit 130 is controlled by the first cross-coupled pair circuit 110, in the stable phase, the second transistor pair circuit 130 cuts off a static current of the third current path and/or the fourth current path in the second cross-coupled pair circuit 140. Therefore, when the latch 100 is in a stable state, static power consumption of the latch 100 is decreased.
Implementations of the first cross-coupled pair circuit 110, the first transistor pair circuit 120, the second transistor pair circuit 130 and the second cross-coupled pair circuit 140 is not limited by the disclosure. For example, the transistors in the first cross-coupled pair circuit 110 and the second transistor pair circuit 130 are first conductive type channels, and the transistors in the first transistor pair circuit 120 and the second cross-coupled pair circuit 140 are second conductive type channels. If the first conductive type is one of an N-type and a P-type, the second conductive type is another one of the N-type and the P-type. For example, if the first transistor and the second transistor in the first transistor pair circuit 120 are P-channel metal oxide semiconductor (PMOS) transistors. In other words, the third transistor and the fourth transistor in the second transistor pair circuit 130 are N-channel metal oxide semiconductor (NMOS) transistors.
In summary, the embodiment of
The first transistor pair circuit 120 includes a transistor 121 and a transistor 122. A first terminal (for example, a drain) of the transistor 121 is coupled to the first terminal of the first current path in the first cross-coupled pair circuit 110, and a control terminal (for example, a gate) of the transistor 121 is coupled to the first terminal of the third current path in the second cross-coupled pair circuit 140. A first terminal (for example, a drain) of the transistor 122 is coupled to the first terminal of the second current path in the first cross-coupled pair circuit 110, and a control terminal (for example, a gate) of the transistor 122 is coupled to the first terminal of the fourth current path in the second cross-coupled pair circuit 140. A second terminal (for example, a source) of the transistor 121 and a second terminal (for example, a source) of the transistor 122 are coupled to the second power supply voltage (for example, the ground voltage Vss). In the present embodiment, the transistor 121 and the transistor 122 can be NMOS transistors, though in other embodiments, implementations of the transistor 121 and the transistor 122 are not limited thereto.
The second cross-coupled pair circuit 140 includes a transistor 141 and a transistor 142. The transistor 141 is disposed in the third current path of the second cross-coupled pair circuit 140, where a first terminal (for example, a drain) of the transistor 141 serves as the first terminal of the third current path and is coupled to the second transistor pair circuit 130, and a control terminal (for example, a gate) of the transistor 141 serves as the control terminal of the third current path. The transistor 142 is disposed in the fourth current path of the second cross-coupled pair circuit 140, where a first terminal (for example, a drain) of the transistor 142 serves as the first terminal of the fourth current path and is coupled to the control terminal of the transistor 141 and the second transistor pair circuit 130, and a control terminal (for example, a gate) of the transistor 142 serves as the control terminal of the fourth current path and is coupled to the first terminal of the transistor 141. A second terminal (for example, a source, which is also the second terminal of the third current path) of the transistor 141 and a second terminal (for example, a source, which is also the second terminal of the fourth current path) of the transistor 142 are coupled to the second power supply voltage (for example, the ground voltage Vss). In the present embodiment, the transistor 141 and the transistor 142 can be NMOS transistors, though in other embodiments, implementations of the transistor 141 and the transistor 142 are not limited thereto.
The second transistor pair circuit 130 includes a third transistor 131 and a fourth transistor 132. A first terminal (for example, a drain) of the third transistor 131 is coupled to the first terminal of the third current path in the second cross-coupled pair circuit 140, and a control terminal (for example, a gate) of the third transistor 131 is coupled to the first terminal of the first current path in the first cross-coupled pair circuit 110. A first terminal (for example, a drain) of the fourth transistor 132 is coupled to the first terminal of the fourth current path in the second cross-coupled pair circuit 140, and a control terminal (for example, a gate) of the fourth transistor 132 is coupled to the first terminal of the second current path in the first cross-coupled pair circuit 110. A second terminal (for example, a source) of the third transistor 131 and a second terminal (for example, a source) of the fourth transistor 132 are coupled to the first power supply voltage (for example, the system supply voltage Vdd). In the present embodiment, the third transistor 131 and the fourth transistor 132 can be PMOS transistors, though in other embodiments, implementations of the third transistor 131 and the fourth transistor 132 are not limited thereto.
Regarding the high gain amplifier formed by the first cross-coupled pair circuit 110 and the first transistor pair circuit 120, the first terminals of the first current path and the second current path can serve as a signal input terminal and/or a signal output terminal of the latch 100. Similarly, regarding the high gain amplifier formed by the second cross-coupled pair circuit 140 and the second transistor pair circuit 130, the first terminals of the third current path and the fourth current path can serve as the signal input terminal and/or the signal output terminal of the latch 100. For example, in an embodiment, the first terminals of the first current path and the second current path in the first cross-coupled pair circuit 110 are selected to serve as the signal input terminal and the signal output terminal of the latch 110, or the first terminals of the third current path and the fourth current path in the second cross-coupled pair circuit 140 are selected to serve as the signal input terminal and the signal output terminal of the latch 110. For another example, in another embodiment, the first terminals of the first current path and the second current path in the first cross-coupled pair circuit 110 are selected to serve as the signal input terminals of the latch 110, and the first terminals of the third current path and the fourth current path in the second cross-coupled pair circuit 140 are selected to serve as the signal output terminals of the latch 110. Alternatively, the first terminals of the first current path and the second current path in the first cross-coupled pair circuit 110 are selected to serve as the signal output terminals of the latch 110, and the first terminals of the third current path and the fourth current path in the second cross-coupled pair circuit 140 are selected to serve as the signal input terminals of the latch 110. For another example, in other embodiments, the first terminals of the first current path and the second current path in the first cross-coupled pair circuit 110 and the first terminals of the third current path and the fourth current path in the second cross-coupled pair circuit 140 are selected to serve as the signal input terminals and the signal output terminals of the latch 110.
Referring to
Referring to
Meanwhile, in another positive feedback path composed of the N-type transistors 111 and 112, the input signal to be latched and injected to the signal OUTN1 and the signal OUTP1 starts to latch the signal OUTN1 and the signal OUTP1, such that the voltage of the signal OUTN1 should be able to pull high and the voltage of the signal OUTP1 pull low. Therefore, the first transistor 111 gradually enters the cut off region, and the second transistor 112 gradually enters the triode region. Meanwhile, the signal OUTN1 and the signal OUTP1 also control the transistors 131 and 132, such that the fourth transistor 132 gradually enters the cut off region, and the third transistor 131 gradually enters the triode region. Therefore, besides that the cross-coupled pair circuit of each stage forms a complete positive feedback path, another positive feedback path can be formed through the signal OUTP 1, the signal OUTN 1, the signal OUTP2, and the signal OUTN2 between the first cross-coupled pair circuit 110 composed of the P-type transistors and the second cross-coupled pair circuit 140 composed of the N-type transistors, so as to further enhance the signal gain to achieve a high speed latching operation.
It should be noticed that implementation of the latch 100 of
The impedance 113 and the impedance 114 can be transistors or other devices capable of providing impendence. For example, in the embodiment of
The impedance 143 and the impedance 144 can be transistors or other devices capable of providing impendence. For example, in the embodiment of
A second terminal (for example, a source) of the switch 1430 is coupled to the reference voltage Vref (for example, the ground voltage Vss or other bias voltages), a first terminal (for example, a drain) of the switch 1430 is coupled to the control terminal of the third transistor 131, and a control terminal (for example, a gate) of the switch 1430 is controlled by the clock signal CLKb. A second terminal (for example, a source) of the switch 1440 is coupled to the reference voltage Vref, a first terminal (for example, a drain) of the switch 1440 is coupled to the control terminal of the fourth transistor 132, and a control terminal (for example, a gate) of the switch 1440 is controlled by the clock signal CLKb. When the clock signal CLK has a low voltage, and the clock signal CLKb has a high voltage, the latch 1400 is operated in the reset phase. In the reset phase, the switch 1410 and the switch 1420 (for example, implemented by transistors) are turned off, and the transistors are operated in the cut off region. In the reset phase, the switches 1430 and 1440 (for example, implemented by transistors) are turned on, and the transistors are operated in the triode region. Therefore, the signal OUTP1 and the signal OUTN1 are all pulled down to be close to the reference voltage Vref (for example, the ground voltage Vss). Since the signal OUTP1 and the signal OUTN1 are all pulled down, the third transistor 131 and the fourth transistor 132 are all turned on and operated in the triode region. Meanwhile, the signal OUTP2 and the signal OUTN2 are all pulled up to be close to the system supply voltage Vdd. The high voltage signals OUTP2 and OUTN2 may turn on the transistor 121 and the transistor 122, and the transistors 121 and 122 are operated in the triode region. Now, the latch 1400 completes the reset operation.
After the reset operation is completed, the clock signal CLK is transited to the high voltage, and the clock signal CLKb is transited to the low voltage. Now, the latch 1400 is operated in a latch phase. In the latch phase, the switch 1410 and the switch 1420 are turned on, and the switches 1430 and 1440 are turned off. The input signals to be latched are respectively injected to the signal OUTP1 and the signal OUTN1 in a comparison phase, and/or are respectively injected to the signal OUTP2 and the signal OUTN2. Based on the difference of the input signals to be latched, the positive feedback structure of the first cross-latched pair circuit 110 should be able to latch the signal OUTP1 and the signal OUTN1, and the positive feedback structure of the second cross-latched pair circuit 140 is also to latch the signal OUTP2 and the signal OUTN2, so as to implement the latch operation. The latch operation can be deduced by referring to the related description of
When the cross-coupled pair circuits 110 and 140 reach a stable state, for example, the signal OUTP1 and the signal OUTP2 should be pulled high to close to the system supply voltage Vdd and the signal OUTN1 and the signal OUTN2 should be pulled low to close to the ground voltage Vss. Since the signal OUTP1 is the system supply voltage Vdd, the transistors 112 and 131 are operated in the cut off region. Namely, the transistor 112 may cut off the static current of the second current path in the stable state, and the third transistor 131 may cut off the static current of the third current path in the stable state. Since the signal OUTN2 is the ground voltage Vss, the transistors 121 and 142 are operated in the cut off region. Namely, the first transistor 121 may cut off the static current of the first current path in the stable state, and the transistor 142 may cut off the static current of the fourth current path in the stable state. Therefore, when the latch 1400 is in the stable state, the static power consumption can be decreased. The latch 1400 can be used in circuits requiring a latch function, for example, a sensing amplifier in internal of a static random access memory (SRAM), a comparator, a flip-flop, . . . , etc.
Referring to
The dynamic pre-amplifier circuit 1510 performs a pre-amplifying operation according to input signals VIP and VIM, and accordingly outputs a first internal signal VDM to a control terminal of the switch 1520 and a control terminal of the switch 1550, and outputs a second internal signal VDP to a control terminal of the switch 1530 and a control terminal of the switch 1540. In the present embodiment, the dynamic pre-amplifier circuit 1510 includes a transistor 1511, a transistor 1512, a transistor 1513, a transistor 1514 and a transistor 1515. A second terminal (for example, a source) of the transistor 1511 is coupled to the first power supply voltage (for example, the system supply voltage Vdd), a control terminal of the transistor 1511 receives the clock signal CLK, and a first terminal (for example, a drain) of the transistor 1511 is coupled to the control terminal of the switch 1520 and the control terminal of the switch 1550. A first terminal (for example, a drain) of the transistor 1512 is coupled to the first terminal (for example, the drain) of the transistor 1511, and a control terminal of the transistor 1512 receives the first input signal VIP.
A second terminal (for example, a source) of the transistor 1513 is coupled to the first power supply voltage (for example, the system supply voltage Vdd), a control terminal of the transistor 1513 receives the clock signal CLK, and a first terminal (for example, a drain) of the transistor 1513 is coupled to the control terminal of the switch 1530 and the control terminal of the switch 1540. A first terminal (for example, a drain) of the transistor 1514 is coupled to the first tell final (for example, the drain) of the transistor 1513, and a control terminal of the transistor 1514 receives the second input signal VIM. A first terminal (for example, a drain) of the transistor 1515 is coupled to a second terminal (for example, a source) of the transistor 1512 and a second terminal (for example, a source) of the transistor 1514, a control terminal of the transistor 1515 receives the clock signal CLK, and a second terminal of the transistor 1515 is coupled to the second power supply voltage (for example, the ground voltage Vss).
When the clock signal CLK has a low voltage, and the clock signal CLKb has a high voltage, the comparator is operated in the reset phase. In the reset phase, the transistor 1515, the switch 1560, the switch 1410 and the switch 1420 are operated in the cut off region, and the transistor 1511 and the transistor 1513 are operated in the triode region. Therefore, the signal VDM and the signal VDP are all pulled up to be close to the system supply voltage Vdd, and the switch 1520, the switch 1530, the switch 1540 and the switch 1550 are operated in the triode region. Therefore, the signal VOP1 and the signal VOM1 are all pulled low to be close to the reference voltage Vref (for example, the ground voltage Vss). Namely, the common mode bias of the first cross-coupled pair circuit 110 is operated around the ground voltage Vss other than (Vdd−Vss)/2. Since the signal VOP1 and the signal VOM1 are all pulled down, the signal VOP2 and the signal VOM2 are all pulled high to be close to the system supply voltage Vdd. Namely, the common mode bias of the second cross-coupled pair circuit 140 is operated around the system supply voltage Vdd other than (Vdd−Vss)/2. Now, the comparator 1500 completes the reset operation, and the reset operation may refer to related description of
After the reset operation is completed, the clock signal CLK is transited to the high voltage, and the clock signal CLKb is transited to the low voltage. Now, the comparator 1500 is operated in a comparison phase. In the comparison phase, the transistor 1515, the switch 1560, the switch 1410 and the switch 1420 are turned on and gradually enter the triode region, and the transistor 1511, the transistor 1513 are operated in the cut off region. In the comparison phase, a difference of the input signals VIP and VIM make the transistor 1512 and the transistor 1514 having different discharging speeds. Therefore, in the comparison phase, the signal VDP and the signal VDM also has a difference. Based on the difference between the signal VDP and the signal VDM, the positive feedback path of the first cross-coupled pair circuit 110 should be able to latch the signal VOP1 and the signal VOM1, and the positive feedback path of the second cross-coupled pair circuit 140 is also to latch the signal VOP2 and the signal VOM2, so as to perform the latch/comparison operation. The latch/comparison operation can be deduced by referring to the related description of
In the comparator 1500, the voltage of at least one of the first terminal of the first current path of the first cross-coupled pair circuit 110, the first terminal of the second current path of the first cross-coupled pair circuit 110, the first terminal of the third current path of the second cross-coupled pair circuit 140, and the first terminal of the fourth current path of the second cross-coupled pair circuit 140 may serve as a comparison result of the comparator 1500. In another embodiment, the comparator 1500 can be further configured with an output stage circuit for outputting the comparison result of the comparator 1500. A first input terminal, a second input terminal, a third input terminal and a fourth input terminal of the output stage circuit are respectively coupled to the first terminal of the first current path of the first cross-coupled pair circuit 110, the first terminal of the second current path of the first cross-coupled pair circuit 110, the first terminal of the third current path of the second cross-coupled pair circuit 140 and the first terminal of the fourth current path of the second cross-coupled pair circuit 140 for respectively receiving the signal VOP1, the signal VOM1, the signal VOP2 and the signal VOM2. The output stage circuit correspondingly outputs the comparison result of the comparator 1500 according to the first, second, third, and fourth input terminals.
A second terminal (for example, a source) of the transistor 1614 is coupled to the first power supply voltage. A control terminal (for example, a gate) of the transistor 1614 serves as a third input terminal of the output stage circuit 1610 for receiving the signal VOM1 in
In summary, the latch of the disclosure can be operated under a low supply voltage, and has characteristics of high speed, high amplification gain, low deviation, low power consumption, etc. The latch can be applied in circuits requiring the latch function, for example, a sensing amplifier in internal of a static random access memory (SRAM), a comparator, a flip-flop, . . . , etc.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the disclosure without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the disclosure cover modifications and variations of this disclosure provided they fall within the scope of the following claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
102131815 | Sep 2013 | TW | national |