IEEE Spectrum, vol. 20, No. 10, Oct. 1983, R. D. Davies, "The Case for CMOS", pp. 26-32. |
Electronics International, vol. 56, No. 15, Jul. 1983, M. A. Harris, "Scaled Down CMOS May Catapult GE to Chip Forefront", pp. 47-48. |
Electronics International, vol. 54, No. 20, Oct. 1981, F. Lee et al, "Cool-Running 16 K RAM Rivals N-Channel MOS Performance", pp. 120-123. |
International Electron Devices Meeting, Technial Digest, Dec. 13-15, 1982, L. C. Parrillo et al, "Twin Tub CMOS II-An Advanced VLSI Technology", pp. 706-709. |
Patents Abstracts of Japan, vol. 5, No. 167, Oct. 24, 1981, & Japan 5694670, Fujitsu K.K., Jul. 31, 1981. |
Patents Abstracts of Japan, vol. 8, No. 119, Jun. 1984, & Japan 5932163, Nippon Denki K.K., Feb. 21, 1984. |
Patents Abstracts of Japan, vol. 6, No. 136, Jul. 23, 1982, & Japan 5762565, Nippon Kenki K.K., Apr. 15, 1982. |
Electronics, vol. 44, No. 16, Aug. 2, 1971, pp. 103-106. |
"Inside CMOS Technology," Pawloski, Moroyan, Altnether, BYTE, vol. 8, No. 9, Sep. 1983, pp. 94-122. |
"The Case for CMOS," Davies, IEEE Spectrum, vol. 20, No. 10, Oct. 1983, pp. 26-32. |
"Enhancements eliminate CMOS SCR Latch-up," L. Wakeman, Electronics Industry, Oct. 1983, pp. 55 and 57. |
"A Better Understanding of CMOS Latch-up," G. I. Hu, IEEE Transactions On Electron Devices, vol. ED-31, No. 1, Jan. 1984, pp. 62-67. |
"Latchup Model for the Parasitic p-n-p-n Path in Bulk CMOS," R. C. Fang and J. L. Moll, IEEE Transactions On Electron Devices, vol. ED-31, No. 1, Jan. 1984, pp. 113-120. |