Claims
- 1. An integrated circuit having a lateral bipolar transistor, comprising:
a substrate of a first conductivity type; an active base region of a second conductivity type over the substrate, the second conductivity type being opposite the first conductivity type; a collector comprising first well regions of the first conductivity type located in the active base region and laterally bounding an intervening region of the active base region, and a first conductive layer of the first conductivity type on the first well regions, wherein the first well regions include respective shallow surface well regions of the first conductivity type having a higher conductivity; and an emitter comprising a second well region located in the active base region at a location laterally between and spaced from the first well regions, and a second conductive layer of the first conductivity type on the second well region.
- 2. The integrated circuit according to claim 1, wherein the first and second conductivity types are P-type and N-type, respectively.
- 3. The integrated circuit according to claim 1, wherein the lateral bipolar transistor is formed in a concentric configuration with the collector regions formed in the configuration of an outer annulus, the active base region formed in the configuration of a middle annulus inside the collector regions, and the emitter formed in an area located inside the middle annulus of the active base region.
- 4. The integrated circuit according to claim 1, wherein the first well regions are doped with boron.
- 5. The integrated circuit according to claim 1, wherein the first well regions at portions other than the surface regions of higher conductivity are doped with boron at a peak dopant concentration of approximately 1E17 atoms/cm3.
- 6. The integrated circuit according to claim 1, wherein the active base region comprises an epitaxial layer doped with an impurity selected from the group consisting of arsenic, antimony, and phosphorus.
- 7. The integrated circuit according to claim 1, wherein the active base region is an epitaxial layer having a thickness of approximately 1000 nm or greater.
- 8. The integrated circuit according to claim 1, wherein the first and second conductive layers comprise doped polysilicon layers.
- 9. The integrated circuit according to claim 1, further comprising a buried region of high conductivity of the second conductivity type located between the active base region and the substrate, and wherein the first well regions extend downward to approximately reach the buried region.
- 10. An integrated circuit having a lateral bipolar transistor, comprising:
a P-type substrate; a buried N region on the substrate; an N-type epitaxial layer on the buried N region; a collector comprising first P well regions located in the epitaxial layer and laterally bounding an intervening region of the epitaxial layer, a first P-type conductive layer on the first P well regions, and wherein the first P well regions include respective shallow surface well regions of higher conductivity; and an emitter comprising a second P well region located in the surface of the epitaxial base layer at a location laterally between and spaced from the first P well regions, and a second P-type conductive layer on the second well region.
- 11. The integrated circuit according to claim 10, wherein the lateral bipolar transistor is formed in a concentric configuration with the collector regions formed in the configuration of an outer annulus, the epitaxial layer formed in the configuration of a middle annulus inside the collector regions, and the emitter formed in an area located inside the middle annulus of the epitaxial layer.
- 12. The integrated circuit according to claim 10, wherein the first well regions at portions other than the surface regions of higher conductivity are doped with boron at a peak dopant concentration of approximately 1E17 atoms/cm3.
- 13. The integrated circuit according to claim 10, wherein the epitaxial layer has a thickness of approximately 1000 nm or greater.
- 14. The integrated circuit according to claim 10, wherein first and second conductive layers comprise P-doped polysilicon layers having exposed polysilicon sidewalls free of oxide spacers.
- 15. The integrated circuit according to claim 10, further comprising a first electrical contact layer comprising a conductive silicide on the first P-type conductive layer, and a second electrical contact layer comprising a conductive silicide on the second P-type conductive layer.
- 16. The integrated circuit according to claim 10, wherein the lateral bipolar transistor is formed on the substrate within a first active region bounded by isolation oxide.
- 17. The integrated circuit according to claim 10, wherein the lateral bipolar transistor is formed on the substrate within a first active area, and further comprising, on the substrate, a second active area within which CMOS transistors have been formed, wherein the first and second active areas are laterally separated on the substrate by an intervening field insulation region.
- 18. The integrated circuit according to claim 10, further comprising:
a nitride/oxide stack comprising a silicon oxide sublayer and a silicon nitride sublayer on said N-type epitaxial layer, where the stack laterally extends along the surface of the epitaxial layer between said emitter and said collector and overlaps the emitter region and collector regions sufficient to have lateral stack edges that abut a lateral side of the second P well region of the emitter at one stack edge and the shallow surface well regions of the collector at the other stack edge; a base terminal separated horizontally from said emitter and collector by LOCOS regions, the base terminal comprising a deep N type layer on said buried N region and a N+ region on said deep N type layer, and electrically conductive contacts made to said base terminal via said N+ region; a buried P region on said substrate at a location laterally spaced from the buried N region on said substrate and laterally outside the base terminal; a P type well layer on said buried P region; and a field oxide layer on said a P type well region.
- 19. A method of making an integrated circuit having a lateral bipolar transistor, comprising the steps of:
providing a substrate of a first conductivity type; forming an active base region of a second conductivity type over the substrate, the second conductivity type being opposite the first conductivity type; forming a collector well implant mask on the active base region where the implant mask has openings provided which expose portions of the active base region; implanting impurities of the first conductivity type at a first implant energy through the mask openings into the active base region to define first well regions that laterally bound an intervening region of the active base region; removing the collector well implant mask; forming a dielectric stack on the active base region where the stack has openings provided therein which expose the first well regions, and a surface region of the active base region where located laterally between and spaced from the first well regions; forming a first polysilicon layer doped with impurities of the first conductivity type on the first well regions and a second polysilicon layer doped with impurities of the first conductivity type on said exposed surface region of the active base region; and forming, concurrently an emitter comprising a second well region of the first conductivity type in the active base region and where below the second polysilicon layer, and shallow surface regions in the first well regions where located below the first polysilicon layer wherein the shallow surface regions have a higher impurity concentration than the rest of the first well regions.
- 20. The method according to claim 19, wherein the first conductivity type is selected as P-type, and the second conductivity type is selected as N-type.
- 21. The method according to claim 19, wherein the lateral bipolar transistor is formed in a concentric configuration with the collector regions formed in the configuration of an outer annulus, the active base region formed in the configuration of a middle annulus inside the collector regions, and the emitter formed in an area located inside the middle annulus of the active base region.
- 22. The method according to claim 19, wherein the step of implanting the impurities at the first implant energy is performed at about 180 KeV using a boron dose of approximately 6E12 atoms/cm2.
- 23. The method according to claim 19, further comprising, after implanting at the first implant energy and before removing the collector well implant mask, successively conducting a second and third implant of impurities of the first conductivity type at about 90 KeV and 25 KeV, respectively.
- 24. The method according to claim 19, wherein the active base region is formed as an epitaxial layer doped with an impurity selected from the group consisting of arsenic, antimony, and phosphorus.
- 25. The method according to claim 19, wherein the active base region is an epitaxial layer formed having a thickness of approximately 1000 nm or greater.
- 26. The method according to claim 19, further comprising the step of forming a buried region of high conductivity of the second conductivity type on the substrate and upon which the active base region is formed, and wherein the first well regions formed by the implanting step at the first implant energy level extend downward approximately to the buried region.
- 27. The method according to claim 19, further comprising the step of forming a metal silicide on surfaces of the first and second polysilicon layers.
- 28. The method according to claim 19, further comprising the steps of removing oxide spacers from lateral sides of the first and second polysilicon layers, and forming a metal silicide on surfaces of the first and second polysilicon layers.
- 29. The method according to claim 19,
wherein the step of forming the dielectric stack includes forming a silicon oxide sublayer on the active base region and then forming a silicon nitride sublayer on said silicon oxide sublayer.
- 30. The method according to claim 19, further comprising the additional steps of:
forming a base terminal separated horizontally from said collector and said emitter by LOCOS regions, wherein the base terminal comprises a deep layer of second conductivity type formed on said buried region, and a higher conductivity base contact region of the second conductivity type is formed on said deep layer, and electrically conductive contacts are made to said base terminal via said higher conductivity base contact region; forming a buried region of the first conductivity at a location laterally spaced from the buried region on said substrate and laterally outside the base terminal; forming third well region of the first conductivity type on said buried P region at the same time the first well regions are formed; and forming a field oxide layer on said third well region.
- 31. The method according to claim 19, wherein the lateral bipolar transistor is formed on the substrate within a first active area, and further comprising forming, on the substrate, a second active area within which CMOS transistors are formed, wherein the first and second active areas are laterally separated on the substrate by forming an intervening field insulation region.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/099,884, filed Sep. 11, 1998.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60099884 |
Sep 1998 |
US |