Claims
- 1. A m cling capacitor array comprising:a plurality of bottom electrodes arranged in a matrix of N rows and M columns; a dielectric layer co led to the plurality of bottom electrodes; and a plurality of continuous top electrodes arranged as M columns coupled to the dielectric layer; wherein each of the plurality of continuous top electrodes arranged as M columns spans the N rows of the plurality of bottom electrodes; wherein each of th plurality of bottom electrodes is offset from a centerline of respective ones of the plurality of continuous top electrodes; and wherein the match ng capacitor array is implemented on a single, monolithic integrated circuit.
- 2. The array in accordance with claim 1 wherein the plurality of bottom electrodes and the plurality of continuous top electrodes form the active capacitor array.
- 3. The array in accordance with claim 2 further comprising:border capacitors surrounding a perimeter of the active capacitor array; wherein the border capacitors are geometrically matched to the active capacitor array.
- 4. The array in accordance with claim 2 further comprising:border capacitors surrounding a perimeter of the active capacitor array; wherein the border capacitors are electrically matched to the active capacitor array.
- 5. The array in accordance with claim 1 further comprising:a metal interconnect layer; at least one conductive contact for each bottom electrode wherein the at least one conductive contact couples the bottom electrode to the metal interconnect layer.
- 6. The array in accordance with claim 5 further comprising:a second at least one conductive contact located exclusively at each terminal end of each of the continuous top electrodes; wherein the second at least one conductive contact couples the continuous top electrodes to the metal interconnect layer.
- 7. The array in accordance with claim 6 wherein the plurality of continuous top electrodes are coupled to a common node.
- 8. The array in accordance with claim 4 wherein a metal layer serves as an interconnect programming network for the plurality of bottom electrodes.
- 9. The array in accordance with claim 4 further comprising:a second metal layer; and a second at least one conductive contact; wherein the second at least one conductive contact couples the plurality of bottom electrodes to the second metal layer.
- 10. Th array in accordance with claim 9 wherein the second metal layer serves as an interconnect programming network for the plurality of bottom electrodes.
Parent Case Info
This application is a continuation of application Ser. No. 09/221,634, filed Dec. 23, 1998, now U.S. Pat. No. 6,225,678.
US Referenced Citations (12)
Non-Patent Literature Citations (1)
| Entry |
| L.M. Arzubi et al., “Metal-Oxide Semiconductor Capacitor,” IBM Technical Disclosure Bulletin, vol. 17, No. 6, pp. 1569-1570. |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09/221634 |
Dec 1998 |
US |
| Child |
09/846018 |
|
US |